SEU Tolerant Latch Based on Error Detection

被引:29
|
作者
She, Xiaoxuan [1 ]
Li, N. [2 ]
Tong, J. [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
[2] Gpix Inc, Orlando, FL 33816 USA
关键词
Hardened by design; latch; radiation effects; single event upset (SEU); SOFT ERRORS; RELIABILITY; DELAY;
D O I
10.1109/TNS.2011.2178265
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an SEU hardened latch that can mitigate SEU based on an error detection circuit and a multiplexer. During the hold phase, an SEU on an internal node may upset the logic state of the latch. But the error detection circuit can detect this fault and generate fault indication signals via precharge and discharge operations. The fault indication signals control a multiplexer to select a correct output. Therefore, each latch has some error detection and correction capability.
引用
收藏
页码:211 / 214
页数:4
相关论文
共 50 条
  • [1] An advanced SEU tolerant latch based on error detection
    Hui Xu
    Jianwei Zhu
    Xiaoping Lu
    Jingzhao Li
    Journal of Semiconductors, 2018, 39 (05) : 81 - 84
  • [2] An advanced SEU tolerant latch based on error detection
    Hui Xu
    Jianwei Zhu
    Xiaoping Lu
    Jingzhao Li
    Journal of Semiconductors, 2018, (05) : 81 - 84
  • [3] An advanced SEU tolerant latch based on error detection
    Xu, Hui
    Zhu, Jianwei
    Lu, Xiaoping
    Li, Jingzhao
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (05)
  • [4] Error Detection and Correction of Single Event Upset (SEU) Tolerant Latch
    Julai, N.
    Yakovlev, A.
    Bystrov, A.
    2012 IEEE 18TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2012, : 1 - 6
  • [5] A High Performance SEU Tolerant Latch
    Zhengfeng Huang
    Huaguo Liang
    Sybille Hellebrand
    Journal of Electronic Testing, 2015, 31 : 349 - 359
  • [6] Tunable SEU-Tolerant Latch
    She, Xiaoxuan
    Li, N.
    Farwell, W. Darresware
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3787 - 3794
  • [7] A High Performance SEU Tolerant Latch
    Huang, Zhengfeng
    Liang, Huaguo
    Hellebrand, Sybille
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (04): : 349 - 359
  • [8] Soft error interception latch: double node charge sharing SEU tolerant design
    Katsarou, K.
    Tsiatouhas, Y.
    ELECTRONICS LETTERS, 2015, 51 (04) : 330 - 331
  • [9] An Area Efficient SEU-Tolerant Latch Design
    Wang, H. -B.
    Bi, J. -S.
    Li, M. -L.
    Chen, L.
    Liu, R.
    Li, Y. -Q.
    He, A. -L.
    Guo, G.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (06) : 3660 - 3666
  • [10] An SEU-Tolerant DICE Latch Design With Feedback Transistors
    Wang, H. -B.
    Li, Y. -Q.
    Chen, L.
    Li, L. -X.
    Liu, R.
    Baeg, S.
    Mahatme, N.
    Bhuva, B. L.
    Wen, S. -J.
    Wong, R.
    Fung, R.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (02) : 548 - 554