Soft error hardened latch scheme for enhanced scan based delay fault testing

被引:2
|
作者
Ikedai, Takashi [1 ]
Namba, Kazuteru [1 ]
Ito, Hideo [1 ]
机构
[1] Chiba Univ, Grad Sch Sci & Technol, Inage Ku, Chiba 2638522, Japan
关键词
D O I
10.1109/DFT.2007.44
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent high-density, high-speed and low-power VLSIs, soft errors (M) and delay faults (DFs) frequently occur. Therefore, SE hardened design and DF testing are essential. This paper proposes three types of scan flip-flops (FFs) which have SE tolerant capability and allow enhanced scan shifting for DF testing, i.e. arbitraty two-pattern testing. The slave latches used in these FFs are constructed by adding some extra transistors which make enhanced scan shifting possible fir DF testing on an existing SE hardened latch. The areas and time overheads of the proposed latches are tip to 33.3% and 31.4% larger than those of the existing SE hardened latch respectively. However, the areas of the proposed FFs are about 30% smaller than existing FFs which have SE tolerant capability and allow enhanced scan shifting for DF testing.
引用
收藏
页码:282 / 290
页数:9
相关论文
共 50 条
  • [1] Soft Error Filtered and Hardened Latch
    Alidash, Hossein Karimiyan
    Sayedi, Sayed Masoud
    Saidi, Hossein
    Oklobdzija, Vojin G.
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 613 - +
  • [2] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 256 - +
  • [3] Soft-Error Hardened Redundant Triggered Latch
    Alidash, Hossein Karimiyan
    Sayedi, Sayed Masoud
    Oklobdzija, Vojin G.
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 269 - 272
  • [4] Soft error hardened latch and its estimation method
    Uemura, Taiki
    Tanabe, Ryo
    Tosaka, Yoshiharu
    Satoh, Shigeo
    1600, Japan Society of Applied Physics (47):
  • [5] Soft error hardened latch and its estimation method
    Uemura, Taiki
    Tanabe, Ryo
    Tosaka, Yoshiharu
    Satoh, Shigeo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2736 - 2741
  • [6] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 218 - 226
  • [7] A soft-error hardened latch scheme for SoC in a 90nm technology and beyond
    Komatsu, Y
    Arima, Y
    Fujimoto, T
    Yamashita, T
    Ishibashi, K
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 329 - 332
  • [8] Soft error hardened latch scheme with forward body bias in a 90-nm technology and beyond
    Komatsu, Y
    Arima, Y
    Ishibashi, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2006, E89C (03): : 384 - 391
  • [9] Construction of A Soft Error (SEU) Hardened Latch with High Critical Charge
    Ueno, Hiroki
    Namba, Kazuteru
    2016 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2016, : 27 - 30
  • [10] Leveraging Partially Enhanced Scan for Improved Observability in Delay Fault Testing
    Deepak, K. G.
    Reyna, Robinson
    Singh, Virendra
    Singh, Adit D.
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 237 - +