共 50 条
- [31] Efficient Partial Enhanced Scan for High Coverage Delay Testing PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 243 - 248
- [32] Chiba Scan Delay Fault Testing with Short Test Application Time Journal of Electronic Testing, 2010, 26 : 667 - 677
- [33] Chiba Scan Delay Fault Testing with Short Test Application Time JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (06): : 667 - 677
- [34] A RADIATION HARDENED SCAN FLIP-FLOP DESIGN WITH BUILT-IN SOFT ERROR RESILIENCE 2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
- [36] BiSTAHL: A Built-In Self-Testable Soft-Error-Hardened Scan-Cell 2023 IEEE EUROPEAN TEST SYMPOSIUM, ETS, 2023,
- [37] Flip-flop Hardening and Selection for Soft Error and Delay Fault Resilience IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 49 - 57
- [38] Comparative Analysis of MOSFET and FinFET Based Full Protected Soft Error Tolerant Latch PROCEEDINGS OF 2020 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2020, : 298 - 301
- [39] Tri-scan: A novel DFT technique for CMOS path delay fault testing INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1118 - 1127
- [40] Functional scan chain design at RTL for skewed-load delay fault testing 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 454 - 459