Soft error hardened latch scheme for enhanced scan based delay fault testing

被引:2
|
作者
Ikedai, Takashi [1 ]
Namba, Kazuteru [1 ]
Ito, Hideo [1 ]
机构
[1] Chiba Univ, Grad Sch Sci & Technol, Inage Ku, Chiba 2638522, Japan
关键词
D O I
10.1109/DFT.2007.44
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In recent high-density, high-speed and low-power VLSIs, soft errors (M) and delay faults (DFs) frequently occur. Therefore, SE hardened design and DF testing are essential. This paper proposes three types of scan flip-flops (FFs) which have SE tolerant capability and allow enhanced scan shifting for DF testing, i.e. arbitraty two-pattern testing. The slave latches used in these FFs are constructed by adding some extra transistors which make enhanced scan shifting possible fir DF testing on an existing SE hardened latch. The areas and time overheads of the proposed latches are tip to 33.3% and 31.4% larger than those of the existing SE hardened latch respectively. However, the areas of the proposed FFs are about 30% smaller than existing FFs which have SE tolerant capability and allow enhanced scan shifting for DF testing.
引用
收藏
页码:282 / 290
页数:9
相关论文
共 50 条
  • [31] Efficient Partial Enhanced Scan for High Coverage Delay Testing
    Han, Chao
    Singh, Adit D.
    Singh, Virendra
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 243 - 248
  • [32] Chiba Scan Delay Fault Testing with Short Test Application Time
    Kazuteru Namba
    Hideo Ito
    Journal of Electronic Testing, 2010, 26 : 667 - 677
  • [33] Chiba Scan Delay Fault Testing with Short Test Application Time
    Namba, Kazuteru
    Ito, Hideo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2010, 26 (06): : 667 - 677
  • [34] A RADIATION HARDENED SCAN FLIP-FLOP DESIGN WITH BUILT-IN SOFT ERROR RESILIENCE
    Wang, Qiushi
    Jin, Lin
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [35] Low cost soft error hardened latch designs for nano-scale CMOS technology in presence of process variation
    Rajaei, Ramin
    Tabandeh, Mahmoud
    Fazeli, Mandi
    MICROELECTRONICS RELIABILITY, 2013, 53 (06) : 912 - 924
  • [36] BiSTAHL: A Built-In Self-Testable Soft-Error-Hardened Scan-Cell
    Holst, Stefan
    Ma, Ruijun
    Wen, Xiaoqing
    Yan, Aibin
    Xu, Hui
    2023 IEEE EUROPEAN TEST SYMPOSIUM, ETS, 2023,
  • [37] Flip-flop Hardening and Selection for Soft Error and Delay Fault Resilience
    Chen, Mingjing
    Orailoglu, Alex
    IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 49 - 57
  • [38] Comparative Analysis of MOSFET and FinFET Based Full Protected Soft Error Tolerant Latch
    Reefat, Hasin Ishraq
    Mehjabin, S. Sanjana
    PROCEEDINGS OF 2020 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2020, : 298 - 301
  • [39] Tri-scan: A novel DFT technique for CMOS path delay fault testing
    Datta, R
    Gupta, R
    Sebastine, A
    Abraham, JA
    d'Abreu, M
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1118 - 1127
  • [40] Functional scan chain design at RTL for skewed-load delay fault testing
    Ko, HF
    Nicolici, N
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 454 - 459