An RNS based transform Architecture for H.264/AVC

被引:0
|
作者
Are, Raghunath Babu [1 ]
Rajan, K. [2 ]
机构
[1] Indian Inst Sci, Dept Instrumentat, Bangalore, Karnataka, India
[2] Indian Inst Sci, Dept Phys, Bangalore, Karnataka, India
来源
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4 | 2008年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC. The 2-D DCT computation is performed by exploiting it's orthogonality and separability property. The symmetry of the forward and inverse transform is used in this implementation. To reduce the computation overhead for the addition, subtraction and multiplication operations, we analyze the suitability of carry-free position independent residue number system (RNS) for the implementation of 2-D DCT. The implementation has been carried out in VHDL for Altera FPGA. We used the negative number representation in RNS, bit width analysis of the transforms and dedicated registers present in the Logic element of the FPGA to optimize the area. The complexity and efficiency analysis show that the proposed architecture could provide higher through-put.
引用
收藏
页码:1743 / +
页数:2
相关论文
共 50 条
  • [31] A VLSI architecture for motion compensation interpolation in H.264/AVC
    Song, Y
    Liu, ZY
    Goto, S
    Ikenaga, T
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 262 - 265
  • [32] A performance optimized architecture of deblocking filter in H.264/AVC
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1038 - 1043
  • [33] A Novel Pipeline Architecture for H.264/AVC CABAC Decoder
    Chang, Yuan-Teng
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 308 - 311
  • [34] An efficient VLSI architecture for edge filtering in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 118 - 122
  • [35] A highly parallel architecture for deblocking filter in H.264/AVC
    Li, LF
    Goto, S
    Ikenaga, T
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07) : 1623 - 1629
  • [36] A pipelined hardware architecture of deblocking filter in H.264/AVC
    Chen, Qing
    Zheng, Wei
    Fang, Jian
    Luo, Kai
    Shi, Bing
    Zhang, Ming
    Zhang, Xianmin
    2008 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA, VOLS 1-3, 2008, : 774 - +
  • [37] System architecture design methodology for H.264/AVC encoder
    Chang, Samuel C.
    Cheng, Chih-Chi
    Chen, Liang-Gee
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2007, : 304 - +
  • [38] Hardware architecture design of CABAC codec for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 248 - +
  • [39] Architecture Design for the Context Formatter in the H.264/AVC Encoder
    Pastuszak, Grzegorz
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 71 - 72
  • [40] An efficient pipeline architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (01): : 99 - 107