An RNS based transform Architecture for H.264/AVC

被引:0
|
作者
Are, Raghunath Babu [1 ]
Rajan, K. [2 ]
机构
[1] Indian Inst Sci, Dept Instrumentat, Bangalore, Karnataka, India
[2] Indian Inst Sci, Dept Phys, Bangalore, Karnataka, India
来源
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4 | 2008年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC. The 2-D DCT computation is performed by exploiting it's orthogonality and separability property. The symmetry of the forward and inverse transform is used in this implementation. To reduce the computation overhead for the addition, subtraction and multiplication operations, we analyze the suitability of carry-free position independent residue number system (RNS) for the implementation of 2-D DCT. The implementation has been carried out in VHDL for Altera FPGA. We used the negative number representation in RNS, bit width analysis of the transforms and dedicated registers present in the Logic element of the FPGA to optimize the area. The complexity and efficiency analysis show that the proposed architecture could provide higher through-put.
引用
收藏
页码:1743 / +
页数:2
相关论文
共 50 条
  • [21] General Architecture for MPEG-2/H.263/H.264/AVC to H.264/AVC Intra Frame Transcoding
    Lin, Yinyi
    Hsu, He Han
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 65 (01): : 89 - 103
  • [22] General Architecture for MPEG-2/H.263/H.264/AVC to H.264/AVC Intra Frame Transcoding
    Yinyi Lin
    He Han Hsu
    Journal of Signal Processing Systems , 2011, 65 : 89 - 103
  • [23] A fast transform domain based algorithm for H.264/AVC intra prediction
    Wang, Zhengning
    Yang, Jun
    Peng, Qiang
    Ma, Zheng
    Zhu, Changqian
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1563 - +
  • [24] Parallel 4x4 transform architecture based on bit extended arithmetic for H.264/AVC
    Hong, EP
    Jung, EG
    Fraz, H
    Har, DS
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 95 - 98
  • [25] Converting AVS coefficients to H.264/AVC transform coefficients
    Wang, Minyue
    Sun, Guangmin
    Wu, Qiang
    2008 6TH IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS, VOLS 1-3, 2008, : 1484 - 1487
  • [26] Low-complexity transform and quantization in H.264/AVC
    Malvar, HS
    Hallapuro, A
    Karczewicz, M
    Kerofsky, L
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (07) : 598 - 603
  • [27] Converting DCT coefficients to H.264/AVC transform coefficients
    Xin, J
    Vetro, A
    Sun, HF
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2004, PT 2, PROCEEDINGS, 2004, 3332 : 939 - 946
  • [28] Updating strategy based architecture for reference picture management in H.264/AVC
    Luo, Kai
    Li, Dongxiao
    Wang, Lianghao
    Zhang, Ming
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 217 - 220
  • [29] A hardware architecture for intra-prediction of H.264/AVC
    Lee, SJ
    Kim, CG
    Kim, MS
    Kim, SD
    ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 222 - 228
  • [30] Enhanced pipelined architecture of H.264/AVC intra prediction
    Guo, Jiefeng
    Yang, Zhixin
    Zheng, Jianwei
    Guo, Donghui
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2016, 41 : 72 - 84