An RNS based transform Architecture for H.264/AVC

被引:0
|
作者
Are, Raghunath Babu [1 ]
Rajan, K. [2 ]
机构
[1] Indian Inst Sci, Dept Instrumentat, Bangalore, Karnataka, India
[2] Indian Inst Sci, Dept Phys, Bangalore, Karnataka, India
来源
2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4 | 2008年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC. The 2-D DCT computation is performed by exploiting it's orthogonality and separability property. The symmetry of the forward and inverse transform is used in this implementation. To reduce the computation overhead for the addition, subtraction and multiplication operations, we analyze the suitability of carry-free position independent residue number system (RNS) for the implementation of 2-D DCT. The implementation has been carried out in VHDL for Altera FPGA. We used the negative number representation in RNS, bit width analysis of the transforms and dedicated registers present in the Logic element of the FPGA to optimize the area. The complexity and efficiency analysis show that the proposed architecture could provide higher through-put.
引用
收藏
页码:1743 / +
页数:2
相关论文
共 50 条
  • [11] HLS based design of a mixed architecture for H.264/AVC CAVLD
    Damak, Taheni
    Bilavarn, Sebastien
    Masmoudi, Nouri
    2015 IEEE 12TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2015,
  • [12] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Chen, Chung-Ho
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2007, 3 (6B): : 1677 - 1695
  • [13] Window architecture for deblocking filter in H.264/AVC
    Chen, Chung-Ming
    Zeng, Jian-Ping
    Chen, Chung-Ho
    Yu, Chao-Tang
    Chang, Yu-Pin
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 338 - +
  • [14] A Novel Deblocking Filter Architecture for H.264/AVC
    Lella Aicha Ayadi
    Taheni Dammak
    Hassen Loukil
    Mohamed Ali Benayed
    Nouri Masmoudi
    Journal of Signal Processing Systems, 2017, 89 : 281 - 292
  • [15] A scalable H.264/AVC deblocking filter architecture
    Cervero, T.
    Otero, A.
    Lopez, S.
    de la Torre, E.
    Callico, G. M.
    Riesgo, T.
    Sarmiento, R.
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 12 (01) : 81 - 105
  • [16] A scalable H.264/AVC deblocking filter architecture
    T. Cervero
    A. Otero
    S. López
    E. de la Torre
    G. M. Callicó
    T. Riesgo
    R. Sarmiento
    Journal of Real-Time Image Processing, 2016, 12 : 81 - 105
  • [17] An umplemented architecture of deblocking filter for H.264/AVC
    Sheng, B
    Gao, W
    Wu, D
    ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5, 2004, : 665 - 668
  • [18] A Novel Deblocking Filter Architecture for H.264/AVC
    Ayadi, Lella Aicha
    Dammak, Taheni
    Loukil, Hassen
    Benayed, Mohamed Ali
    Masmoudi, Nouri
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 89 (02): : 281 - 292
  • [19] A multiframe motion estimation architecture for H.264/AVC
    Cho, Chuan-Yu
    Chang, Sheng-Kai
    Wang, Jia-Shung
    2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 1357 - +
  • [20] ANALYSIS AND ARCHITECTURE DESIGN OF MULTI-TRANSFORM ARCHITECTURE FOR H.264/AVC INTRA FRAME CODER
    Chen, Lien-Fei
    Li, Kun-Hsing
    Huang, Chong-Yu
    Lai, Yeong-Kang
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 145 - 148