共 50 条
- [31] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
- [33] A 4.1mA Adaptive Duty-Cycle Corrector Loop with Background Calibration in 45nm CMOS Process 2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 75 - 76
- [35] An All-Digital Clock and Data Recovery Circuit for Spread Spectrum Clocking Applications in 65nm CMOS Technology 2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 91 - 94
- [36] A 30 kHz-3 GHz Clock Duty-Cycle Corrector Circuit for CMOS Integrated Digital Electronic Systems 2023 30TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM, MIXDES, 2023, : 73 - 78
- [37] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS 2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
- [40] An All-Digital PLL Using Random Modulation for SSC Generation in 65nm CMOS 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 252 - +