High-Resolution All-Digital Duty-Cycle Corrector in 65-nm CMOS Technology

被引:16
|
作者
Chung, Ching-Che [1 ]
Sheng, Duo [2 ]
Shen, Sung-En [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 62102, Taiwan
[2] Fu Jen Catholic Univ, Dept Elect Engn, New Taipei 24205, Taiwan
关键词
All-digital duty-cycle corrector (ADDCC); delay-locked loop (DLL); digitally controlled delay line (DCDL); high resolution; phase alignment; PULSEWIDTH CONTROL LOOP; WIDE-RANGE; LOW-POWER; DLL; DCC;
D O I
10.1109/TVLSI.2013.2260186
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high-speed data transmission applications, such as double data rate memory and double sampling analog-to-digital converter, the positive and negative edges of the system clock are utilized for data sampling. Thus, these systems require an exact 50% duty cycle of the system clock. In this paper, two wide-range all-digital duty-cycle correctors (ADDCCs) with output clock phase alignment are presented. The proposed phase-alignment ADDCC (PA-ADDCC) not only achieves the desired output/input phase alignment, but also maintains the output duty cycle at 50% with a short locking time. In addition, the proposed high-resolution ADDCC (HR-ADDCC) without a half-cycle delay line can improve the delay resolution and mitigate the delay mismatch problem in a nanometer CMOS process. Experimental results show that the frequency range of the proposed ADDCCs is 263-1020 MHz for the PA-ADDCC and 200-1066 MHz for the HR-ADDCC with a DCC resolution of 3.5 and 1.75 ps, respectively. In addition, the proposed PA-ADDCC and HR-ADDCC are implemented in an all-digital manner to reduce circuit complexity and leakage power in advanced process technologies and, thus, are very suitable for system-on-chip applications.
引用
收藏
页码:1096 / 1105
页数:10
相关论文
共 50 条
  • [31] A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology
    Chung, Ching-Che
    Chang, Chia-Lin
    2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 66 - 69
  • [32] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Akram, Muhammad Abrar
    Kim, Kyeong-Woo
    Bae, Jin-Hee
    Hwang, In-Chul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (03) : 641 - 649
  • [33] A 4.1mA Adaptive Duty-Cycle Corrector Loop with Background Calibration in 45nm CMOS Process
    Kim, Esther
    Jeong, Deokgwan
    Oh, Taehyoun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 75 - 76
  • [34] A 450 fs 65-nm CMOS Millimeter-Wave Time-to-Digital Converter Using Statistical Element Selection for All-Digital PLLs
    Hussein, Ahmed I.
    Vasadi, Sriharsha
    Paramesh, Jeyanandh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (02) : 357 - 374
  • [35] An All-Digital Clock and Data Recovery Circuit for Spread Spectrum Clocking Applications in 65nm CMOS Technology
    Chung, Ching-Che
    Sheng, Duo
    Lin, Yang-Di
    2012 4TH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ASQED), 2012, : 91 - 94
  • [36] A 30 kHz-3 GHz Clock Duty-Cycle Corrector Circuit for CMOS Integrated Digital Electronic Systems
    Stanchieri, Guido Di Patrizio
    De Marcellis, Andrea
    Faccio, Marco
    Palange, Elia
    Aiello, Orazio
    2023 30TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM, MIXDES, 2023, : 73 - 78
  • [37] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS
    Park, Youngmin
    Wentzloff, David D.
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [38] Spur-Free Multirate All-Digital PLL for Mobile Phones in 65 nm CMOS
    Staszewski, Robert Bogdan
    Waheed, Khurram
    Duelger, Fikret
    Eliezer, Oren E.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2904 - 2919
  • [39] A 1.27 GHz, All-Digital Spread Spectrum Clock Generator/Synthesizer in 65 nm CMOS
    De Caro, Davide
    Romani, Carlo Alberto
    Petra, Nicola
    Strollo, Antonio Giuseppe Maria
    Parrella, Claudio
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (05) : 1048 - 1060
  • [40] An All-Digital PLL Using Random Modulation for SSC Generation in 65nm CMOS
    Da Dalt, Nicola
    Pridnig, Peter
    Grollitsch, Werner
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 252 - +