Spur-Free Multirate All-Digital PLL for Mobile Phones in 65 nm CMOS

被引:52
|
作者
Staszewski, Robert Bogdan [1 ]
Waheed, Khurram [2 ]
Duelger, Fikret [3 ]
Eliezer, Oren E. [4 ]
机构
[1] Delft Univ Technol, Microelect Dept DIMES, Delft, Netherlands
[2] Freescale Semicond, Austin, TX 78739 USA
[3] Texas Instruments Inc, Dallas, TX 75243 USA
[4] Xtendwave, Dallas, TX 75254 USA
关键词
All-digital PLL (ADPLL); digitally-controlled oscillator (DCO); dithering; multirate signal processing; phase-locked loop (PLL); time-to-digital converter (TDC); FREQUENCY-SYNTHESIZER; CONTROLLED OSCILLATOR; TIME; BANDWIDTH; MODULATION; RADIO;
D O I
10.1109/JSSC.2011.2162769
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a new multirate architecture of an all-digital PLL (ADPLL) featuring phase/frequency modulation capability. While the ADPLL approach has already proven its benefits of power dissipation and cost reduction through the discrete-time operation and full RF-SoC integration in nanoscale CMOS, the coarse discretization of the phase detector function tends to keep it from reaching the ultimate of the RF performance potential. The proposed ADPLL features an arbitrarily high data rate modulation that is independent from the reference frequency. It is also made substantially free from injection pulling and ill-shaped quantization noise of the TDC by means of dithering with dynamic adjustment of differential pair mismatches as well as frequency translation of the feedback clock. Low power techniques, such as speculative clock retiming and asynchronous counter are used. The presented ADPLL is implemented in 65 nm CMOS as part of a single-chip GSM/EDGE RF-SoC. It occupies 0.35 mm(2) and consumes 32 mA of current at 1.2 V supply in the low frequency band. The measured results show a virtually spur-free operation.
引用
收藏
页码:2904 / 2919
页数:16
相关论文
共 50 条
  • [1] All-digital PLL and transmitter for mobile phones
    Staszewski, RB
    Wallberg, JL
    Rezeq, S
    Hung, CM
    Eliezer, OE
    Vemulapalli, SK
    Fernando, C
    Maggio, K
    Staszewski, R
    Barton, N
    Lee, MC
    Cruise, P
    Entezari, M
    Muhammad, K
    Leipold, D
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) : 2469 - 2482
  • [2] An All-Digital PLL Synthesized from a Digital Standard Cell Library in 65nm CMOS
    Park, Youngmin
    Wentzloff, David D.
    [J]. 2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [3] An All-Digital PLL with SAR Frequency Locking System in 65nm SOTB CMOS
    Arai, Keita
    Pham, Cong-Kha
    [J]. 2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [4] An All-Digital PLL Using Random Modulation for SSC Generation in 65nm CMOS
    Da Dalt, Nicola
    Pridnig, Peter
    Grollitsch, Werner
    [J]. 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 252 - +
  • [5] Radiation-Tolerant All-Digital PLL/CDR with Varactorless LC DCO in 65 nm CMOS
    Biereigel, Stefan
    Kulis, Szymon
    Moreira, Paulo
    Kolpin, Alexander
    Leroux, Paul
    Prinzie, Jeffrey
    [J]. ELECTRONICS, 2021, 10 (22)
  • [6] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    [J]. 2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
  • [7] A 56.4-to-63.4GHz Spurious-Free All-Digital Fractional-N PLL in 65nm CMOS
    Wu, Wanghua
    Bai, Xuefei
    Staszewski, Robert Bogdan
    Long, John R.
    [J]. 2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 352 - +
  • [8] An All-Digital PLL for Cellular Mobile Phones in 28-nm CMOS with-55 dBc Fractional and-91 dBc Reference Spurs
    Kuo, Feng-Wei
    Babaie, Masoud
    Chen, Huan-Neng Ron
    Cho, Lan-Chou
    Jou, Chewn-Pu
    Chen, Mark
    Staszewski, Robert Bogdan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (11) : 3756 - 3768
  • [9] 12.2 GHz All-digital PLL with Pattern Memorizing Cells for Low Power/low Jitter using 65 nm CMOS Process
    Lee, Sanggeun
    Oh, Taehyoun
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (02) : 152 - 156
  • [10] An All-Digital Gigahertz Class-S Transmitter in a 65-nm CMOS
    Zhao, Yang
    Shen, Yilei
    Xue, Pan
    Ma, Zhiwei
    Peng, Zhenfei
    Chen, Baoxing
    Hong, Zhiliang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) : 1402 - 1411