High-Resolution All-Digital Duty-Cycle Corrector in 65-nm CMOS Technology

被引:16
|
作者
Chung, Ching-Che [1 ]
Sheng, Duo [2 ]
Shen, Sung-En [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 62102, Taiwan
[2] Fu Jen Catholic Univ, Dept Elect Engn, New Taipei 24205, Taiwan
关键词
All-digital duty-cycle corrector (ADDCC); delay-locked loop (DLL); digitally controlled delay line (DCDL); high resolution; phase alignment; PULSEWIDTH CONTROL LOOP; WIDE-RANGE; LOW-POWER; DLL; DCC;
D O I
10.1109/TVLSI.2013.2260186
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high-speed data transmission applications, such as double data rate memory and double sampling analog-to-digital converter, the positive and negative edges of the system clock are utilized for data sampling. Thus, these systems require an exact 50% duty cycle of the system clock. In this paper, two wide-range all-digital duty-cycle correctors (ADDCCs) with output clock phase alignment are presented. The proposed phase-alignment ADDCC (PA-ADDCC) not only achieves the desired output/input phase alignment, but also maintains the output duty cycle at 50% with a short locking time. In addition, the proposed high-resolution ADDCC (HR-ADDCC) without a half-cycle delay line can improve the delay resolution and mitigate the delay mismatch problem in a nanometer CMOS process. Experimental results show that the frequency range of the proposed ADDCCs is 263-1020 MHz for the PA-ADDCC and 200-1066 MHz for the HR-ADDCC with a DCC resolution of 3.5 and 1.75 ps, respectively. In addition, the proposed PA-ADDCC and HR-ADDCC are implemented in an all-digital manner to reduce circuit complexity and leakage power in advanced process technologies and, thus, are very suitable for system-on-chip applications.
引用
收藏
页码:1096 / 1105
页数:10
相关论文
共 50 条
  • [41] An All-Digital PLL with SAR Frequency Locking System in 65nm SOTB CMOS
    Arai, Keita
    Pham, Cong-Kha
    2016 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2016,
  • [42] Design and Implementation of Fast Locking All-Digital Duty Cycle Corrector Circuit with Wide Range Input Frequency
    Kao, Shao-Ku
    ELECTRONICS, 2021, 10 (01) : 1 - 10
  • [43] A wide-frequency all-digital duty cycle corrector with self-adaptive configurable delay chain
    Hai, Ya
    Liu, Fei
    Wang, Yongshan
    IEICE ELECTRONICS EXPRESS, 2024, 21 (03): : 6 - 6
  • [44] A high-resolution all-digital pulse-width modulator architecture with a tunable delay element in CMOS
    Morales, Juan Ignacio
    Chierchie, Fernando
    Mandolesi, Pablo Sergio
    Paolini, Eduardo Emilio
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (08) : 1329 - 1345
  • [45] An All-Digital Reconfigurable Time-Domain ADC for Low-Voltage Sensor Interface in 65 nm CMOS Technology
    Hou, Yu
    Watanabe, Takamoto
    Miyahara, Masaya
    Matsuzawa, Akira
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (02) : 466 - 475
  • [46] High-Gain and Linear 60-GHz Power Amplifier With a Thin Digital 65-nm CMOS Technology
    Aloui, Sofiane
    Leite, Bernardo
    Demirel, Nejdat
    Plana, Robert
    Belot, Didier
    Kerherve, Eric
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (06) : 2425 - 2437
  • [47] Dual-Band GSM Energy Harvester for a Duty-Cycle Approach in 180nm CMOS Technology
    Hernandez, Hugo D.
    Pontes, Diego A.
    Soares, Bruno
    de Carvalho, Dionisio
    Van Noije, Wilhelmus
    34TH IEEE INTERNATIONAL SYSTEM ON CHIP CONFERENCE (SOCC), 2021, : 29 - 33
  • [48] Radiation-Tolerant All-Digital PLL/CDR with Varactorless LC DCO in 65 nm CMOS
    Biereigel, Stefan
    Kulis, Szymon
    Moreira, Paulo
    Kolpin, Alexander
    Leroux, Paul
    Prinzie, Jeffrey
    ELECTRONICS, 2021, 10 (22)
  • [49] A High-Resolution All-Digital Temperature Sensor with Process Variation Compensation
    Lo, Yu-Lung
    Chen, Wei-Tsuen
    Chiu, Yu-Ting
    Yang, Wei-Bin
    SENSORS AND MATERIALS, 2016, 28 (05) : 395 - 402
  • [50] A small-area and low-power all-digital duty cycle corrector with de-skew circuit
    Hai, Ya
    Liu, Fei
    Wang, Yongshan
    Kang, Jing
    ELECTRONICS LETTERS, 2023, 59 (08)