High-Resolution All-Digital Duty-Cycle Corrector in 65-nm CMOS Technology

被引:16
|
作者
Chung, Ching-Che [1 ]
Sheng, Duo [2 ]
Shen, Sung-En [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 62102, Taiwan
[2] Fu Jen Catholic Univ, Dept Elect Engn, New Taipei 24205, Taiwan
关键词
All-digital duty-cycle corrector (ADDCC); delay-locked loop (DLL); digitally controlled delay line (DCDL); high resolution; phase alignment; PULSEWIDTH CONTROL LOOP; WIDE-RANGE; LOW-POWER; DLL; DCC;
D O I
10.1109/TVLSI.2013.2260186
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In high-speed data transmission applications, such as double data rate memory and double sampling analog-to-digital converter, the positive and negative edges of the system clock are utilized for data sampling. Thus, these systems require an exact 50% duty cycle of the system clock. In this paper, two wide-range all-digital duty-cycle correctors (ADDCCs) with output clock phase alignment are presented. The proposed phase-alignment ADDCC (PA-ADDCC) not only achieves the desired output/input phase alignment, but also maintains the output duty cycle at 50% with a short locking time. In addition, the proposed high-resolution ADDCC (HR-ADDCC) without a half-cycle delay line can improve the delay resolution and mitigate the delay mismatch problem in a nanometer CMOS process. Experimental results show that the frequency range of the proposed ADDCCs is 263-1020 MHz for the PA-ADDCC and 200-1066 MHz for the HR-ADDCC with a DCC resolution of 3.5 and 1.75 ps, respectively. In addition, the proposed PA-ADDCC and HR-ADDCC are implemented in an all-digital manner to reduce circuit complexity and leakage power in advanced process technologies and, thus, are very suitable for system-on-chip applications.
引用
收藏
页码:1096 / 1105
页数:10
相关论文
共 50 条
  • [21] All-digital clock and data recovery circuit for USB applications in 65 nm CMOS technology
    Salem, Sanaz
    Saneei, Mohsen
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 103 : 1 - 12
  • [22] All-digital duty-cycle corrector with synchronous and high accuracy output for double date rate synchronous dynamic random-access memory application
    Tsai, Chih-Wei
    Lo, Yu-Lung
    Chang, Chia-Chen
    Liu, Han-Ying
    Yang, Wei-Bin
    Cheng, Kuo-Hsing
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2017, 56 (04)
  • [23] An all-digital duty-cycle and phase-skew correction circuit for QDR DRAMs
    Cho, Jeong
    Min, Young-Jae
    IEICE ELECTRONICS EXPRESS, 2018, 15 (09):
  • [24] A 2x13-bit All-Digital I/Q RF-DAC in 65-nm CMOS
    Alavi, Morteza S.
    Voicu, George
    Staszewski, Robert B.
    de Vreede, Leo C. N.
    Long, John R.
    2013 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2013, : 167 - 170
  • [25] All-digital delay line-based time difference amplifier in 65 nm CMOS technology
    Razmdideh, Ramin
    Saneei, Mohsen
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (04) : 421 - 427
  • [26] Unified all-digital duty-cycle and phase correction circuit for QDR I/O interface
    Ha, J. C.
    Lim, J. H.
    Kim, Y. J.
    Jung, W. Y.
    Wee, J. K.
    ELECTRONICS LETTERS, 2008, 44 (22) : 1300 - 1301
  • [27] A 6-Locking Cycles All-Digital Duty Cycle Corrector with Synchronous Input Clock
    Kao, Shao-Ku
    ELECTRONICS, 2021, 10 (07)
  • [28] An All-Digital PWM Generator with 62.5ps Resolution in 28nm CMOS Technology
    Hoeppner, Sebastian
    Haenzsche, Stefan
    Scholze, Stefan
    Schueffny, Rene
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1738 - 1741
  • [29] A 600 kHz to 1.2 GHz all-digital delay-locked loop in 65 nm CMOS technology
    Chung, Ching-Che
    Sheng, Duo
    Chang, Chia-Lin
    IEICE ELECTRONICS EXPRESS, 2011, 8 (07): : 518 - 524
  • [30] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Muhammad Abrar Akram
    Kyeong-Woo Kim
    Jin-Hee Bae
    In-Chul Hwang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649