All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop

被引:3
|
作者
Akram, Muhammad Abrar [1 ]
Kim, Kyeong-Woo [2 ]
Bae, Jin-Hee [3 ]
Hwang, In-Chul [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect & Elect Engn, Room 201,Bldg 102, Hyoja Dong, Chunchoen, South Korea
[2] MagnaChip, Cheongju, South Korea
[3] Samsung, Hwaseong, South Korea
关键词
Duty-cycle corrector (DCC); Duty-cycle adjustor (DCA); Cyclic time-to-digital converter (CTDC); Phase-locked loop (PLL); Phase noise; RANGE;
D O I
10.1007/s10470-019-01554-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital duty-cycle corrector (DCC) for integrated phase noise (IPN) improvement in phase-locked loops (PLL). The proposed DCC implies a duty cycle adjustor (DCA) that adjusts the output duty regardless of the input duty. The duty range of the proposed DCA is extended by the feedback loop code which is generated by reducing the duty-cycle error (DCE) within a feedback loop using a proposed cyclic time-to-digital converter. The test chip was fabricated in a 40-nm CMOS process, and it occupied an active area of 0.039 mm(2). The measured DCE of the proposed DCC is less than 1.16%. In addition, the measurements were performed by applying the proposed DCC along with a reference doubler to a PLL. The measurement results show an approximately 21-dB reduction in reference spurs with 7.29 dB and 0.54 degrees improvement in in-band PN and overall IPN of PLL, respectively.
引用
收藏
页码:641 / 649
页数:9
相关论文
共 50 条
  • [1] All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop
    Muhammad Abrar Akram
    Kyeong-Woo Kim
    Jin-Hee Bae
    In-Chul Hwang
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 641 - 649
  • [2] All-digital fast-locked synchronous duty-cycle corrector
    Kao, Shao-Ku
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (12) : 1363 - 1367
  • [3] An all-digital 50% duty-cycle corrector
    Wang, YM
    Wang, JS
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 925 - 928
  • [4] RESPONSE OF AN ALL DIGITAL PHASE-LOCKED LOOP
    GARODNICK, J
    GRECO, J
    SCHILLING, DL
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1974, CO22 (06) : 751 - 764
  • [5] An All-Digital Approach to Supply Noise Cancellation in Digital Phase-Locked Loop
    Namgoong, Won
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) : 1025 - 1035
  • [6] An All-Digital Phase-Locked Loop for Digital Power Management Integrated Chips
    Chung, Yu-Ming
    Wei, Chia-Ling
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2413 - 2416
  • [7] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP
    YAMAMOTO, H
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34
  • [8] NEW INTEGRATED CIRCUIT DIGITAL PHASE-LOCKED LOOP
    LEE, WH
    HARRINGTON, EV
    COX, DB
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1975, 11 (04) : 682 - 682
  • [9] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [10] A phase-locked pulse width control loop with programmable duty cycle
    Cheng, KH
    Su, CW
    Wu, CL
    Lo, YL
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 84 - 87