All digital duty-cycle corrector for integrated phase noise improvement in phase-locked loop

被引:3
|
作者
Akram, Muhammad Abrar [1 ]
Kim, Kyeong-Woo [2 ]
Bae, Jin-Hee [3 ]
Hwang, In-Chul [1 ]
机构
[1] Kangwon Natl Univ, Dept Elect & Elect Engn, Room 201,Bldg 102, Hyoja Dong, Chunchoen, South Korea
[2] MagnaChip, Cheongju, South Korea
[3] Samsung, Hwaseong, South Korea
关键词
Duty-cycle corrector (DCC); Duty-cycle adjustor (DCA); Cyclic time-to-digital converter (CTDC); Phase-locked loop (PLL); Phase noise; RANGE;
D O I
10.1007/s10470-019-01554-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an all-digital duty-cycle corrector (DCC) for integrated phase noise (IPN) improvement in phase-locked loops (PLL). The proposed DCC implies a duty cycle adjustor (DCA) that adjusts the output duty regardless of the input duty. The duty range of the proposed DCA is extended by the feedback loop code which is generated by reducing the duty-cycle error (DCE) within a feedback loop using a proposed cyclic time-to-digital converter. The test chip was fabricated in a 40-nm CMOS process, and it occupied an active area of 0.039 mm(2). The measured DCE of the proposed DCC is less than 1.16%. In addition, the measurements were performed by applying the proposed DCC along with a reference doubler to a PLL. The measurement results show an approximately 21-dB reduction in reference spurs with 7.29 dB and 0.54 degrees improvement in in-band PN and overall IPN of PLL, respectively.
引用
收藏
页码:641 / 649
页数:9
相关论文
共 50 条
  • [21] The Core Chip Design of Fast Locked All Digital Phase-locked Loop
    Zhu, Yaqing
    Tang, Lu
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 85 - 89
  • [23] An Adaptive Kalman Filter based Digital Phase Detector for All Digital Phase-Locked Loop
    Wu, Ke
    Shi, Chenyue
    Li, Yuchen
    Gu, Changzhan
    Jinjing
    2021 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2021), 2021,
  • [24] A Delay Locked Loop With a Feedback Edge Combiner of Duty-Cycle Corrector With a 20%-80% Input Duty Cycle for SDRAMs
    Lim, Ji-Hoon
    Bae, Jun-Hyun
    Jang, Jaemin
    Jung, Hae-Kang
    Lee, Hyunbae
    Kim, Yongju
    Kim, Byungsub
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (02) : 141 - 145
  • [25] A novel Time-to-Digital Converter for All Digital Phase-Locked Loop
    Gai Lin-chong
    Chen Lan
    Wang Hai-yong
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 953 - 955
  • [26] A Low Noise and Wide Tuning Range Integrated Phase-Locked Loop
    Shi, Zhan
    Tang, Zhenan
    Wu, Hao
    Cai, Hong
    7TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS & MOBILE COMMUNICATION CONFERENCE IEEE IEMCON-2016, 2016,
  • [27] ALL DIGITAL PHASE-LOCKED LOOP WITH NONLINEAR MULTILEVEL QUANTIZED PHASE COMPARATOR.
    Zheng, Nanning
    Mori, Shinsaku
    Electronics & communications in Japan, 1984, 67 (11): : 66 - 75
  • [28] Low Noise-Low Power Digital Phase-Locked Loop
    Saber, M.
    Jitsumatsu, Y.
    Khan, M. T. A.
    TENCON 2010: 2010 IEEE REGION 10 CONFERENCE, 2010, : 1324 - 1329
  • [29] An All-Digital Phase-Locked Loop with Dynamic Phase Control for Fast Locking
    Chuang, Yun-Chen
    Tsai, Sung-Lin
    Liu, Cheng-En
    Lin, Tsung-Hsien
    2012 IEEE ASIAN SOLID STATE CIRCUITS CONFERENCE (A-SSCC), 2012, : 297 - 300
  • [30] All-Digital Duty-Cycle Corrector With a Wide Duty Correction Range for DRAM Applications
    Jeong, Chan-Hui
    Abdullah, Ammar
    Min, Young-Jae
    Hwang, In-Chul
    Kim, Soo-Won
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 363 - 367