Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip

被引:0
|
作者
Daneshtalab, Masoud [1 ]
Ebrahimi, Masoumeh [1 ]
Liljeberg, Pasi [1 ]
Plosila, Juha [1 ]
Tenhunen, Hannu [1 ]
机构
[1] Univ Turku, Dept Informat Technol, Turku, Finland
基金
芬兰科学院;
关键词
PERFORMANCE; ROUTER; SYSTEMS; DESIGN; ICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The structure of direct vertical interconnections, called Through Silicon Vias (TSVs), is an important issue in the realm of 3D ICs. The bus-based and network-based structures are the two dominant architectures for implementing TSVs as interlayer connection in 3D ICs. Both implementations have some disadvantages. The former suffers from poor scalability and deteriorates the performance at high injection rates, and the latter consumes more area and power dissipation. In this paper, we propose a novel pipeline bus structure for TSVs to improve the performance of the prior bus-based architecture. The presented structure can utilize bi-synchronous FIFO for synchronization between stacked layers if each layer is fabricated by different technologies. Experimental results with synthetic test cases demonstrate that the proposed architecture gives significant improvements in average network latency. Also, the hardware area and power consumption of the presented bus structure are 9% and 11% less than the typical bus structure of TSVs, respectively.
引用
收藏
页码:35 / 41
页数:7
相关论文
共 50 条
  • [1] Cluster-based topologies for 3D Networks-on-Chip using advanced inter-layer bus architecture
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    JOURNAL OF COMPUTER AND SYSTEM SCIENCES, 2013, 79 (04) : 475 - 491
  • [2] Energy model of networks-on-chip and a bus
    Wolkotte, Pascal T.
    Smit, Gerard J. M.
    Kavaldjiev, Nikolay
    Becker, Jens E.
    Becker, Juergen
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 82 - 85
  • [3] Abetting Planned Obsolescence by Aging 3D Networks-on-Chip
    Das, Sourav
    Basu, Kanad
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Karri, Ramesh
    Chakrabarty, Krishnendu
    2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [4] Efficient routing techniques in heterogeneous 3D Networks-on-Chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Shahrabi, Alireza
    PARALLEL COMPUTING, 2013, 39 (09) : 389 - 407
  • [5] The Benefits of 3D Networks-on-Chip as shown with LDPC Decoding
    Mineo, Christopher
    Davis, W. Rhett
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 89 - 96
  • [6] Floorplan Based Performance Evaluation of 3D Variants of Mesh and BFT Networks-on-Chip
    Halavar, Bheemappa
    Talawar, Basavaraj
    2018 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM 2018), 2018, : 282 - 286
  • [7] Adaptive Multicast Routing Method for 3D Mesh-based Networks-on-Chip
    Bahrebar, Poona
    Jalalvand, Azarakhsh
    Stroobandt, Dirk
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 70 - 75
  • [8] 3D Optical Networks-on-chip (NoC) for Multiprocessor Systems-on-chip (MPSoC)
    Ye, Yaoyao
    Duan, Lian
    Xu, Jiang
    Ouyang, Jin
    Hung, Mo Kwai
    Xie, Yuan
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 83 - +
  • [9] 3D Networks-on-Chip mapping targeting minimum signal TSVs
    Ding, Hui
    Gu, Huaxi
    Yang, Yintang
    Fan, Dongrui
    IEICE ELECTRONICS EXPRESS, 2013, 10 (18):
  • [10] Design of Application-Specific 3D Networks-on-Chip Architectures
    Yan, Shan
    Lin, Bill
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 142 - 149