Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip

被引:0
|
作者
Daneshtalab, Masoud [1 ]
Ebrahimi, Masoumeh [1 ]
Liljeberg, Pasi [1 ]
Plosila, Juha [1 ]
Tenhunen, Hannu [1 ]
机构
[1] Univ Turku, Dept Informat Technol, Turku, Finland
基金
芬兰科学院;
关键词
PERFORMANCE; ROUTER; SYSTEMS; DESIGN; ICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The structure of direct vertical interconnections, called Through Silicon Vias (TSVs), is an important issue in the realm of 3D ICs. The bus-based and network-based structures are the two dominant architectures for implementing TSVs as interlayer connection in 3D ICs. Both implementations have some disadvantages. The former suffers from poor scalability and deteriorates the performance at high injection rates, and the latter consumes more area and power dissipation. In this paper, we propose a novel pipeline bus structure for TSVs to improve the performance of the prior bus-based architecture. The presented structure can utilize bi-synchronous FIFO for synchronization between stacked layers if each layer is fabricated by different technologies. Experimental results with synthetic test cases demonstrate that the proposed architecture gives significant improvements in average network latency. Also, the hardware area and power consumption of the presented bus structure are 9% and 11% less than the typical bus structure of TSVs, respectively.
引用
收藏
页码:35 / 41
页数:7
相关论文
共 50 条
  • [41] PROTON plus : A Placement and Routing Tool for 3D Optical Networks-on-Chip with a Single Optical Layer
    Von Beuningen, Anja
    Ramini, Luca
    Bertozzi, Davide
    Schlichtmann, Ulf
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2016, 12 (04)
  • [42] Analyzing Networks-on-Chip based Deep Neural Networks
    Ascia, Giuseppe
    Catania, Vincenzo
    Monteleone, Salvatore
    Palesi, Maurizio
    Patti, Davide
    Jose, John
    PROCEEDINGS OF THE 13TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS'19), 2019,
  • [43] Sphere-based topology for networks-on-chip
    Sabbaghi-Nadooshan, Reza
    Doroud, Hossein
    Ghorbanian, Mahsa
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2013, 5 (1-2) : 13 - 18
  • [44] GENERATOR OF TRAFFIC FOR NETWORKS-ON-CHIP BASED ON PICOBLAZE
    Frantz, Lucio
    Zeferino, Cesar Albenes
    SISTEMAS E TECHNOLOGIAS DE INFORMACAO: ACTAS DA 4A CONFERENCIA IBERICA DE SISTEMAS E TECNOLOGIAS DE LA INFORMACAO, 2009, : 301 - 306
  • [45] Performance analysis of the 2-D networks-on-chip
    Wang, Wei
    Qiao, Lin
    Yang, Guangwen
    Tang, Zhizhong
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2009, 46 (10): : 1601 - 1611
  • [46] AdEle plus : An Adaptive Congestion-and-Energy-Aware Elevator Selection for Partially Connected 3D Networks-on-Chip
    Taheri, Ebadollah
    Kim, Ryan Gary
    Nikdast, Mahdi
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (08) : 2278 - 2292
  • [47] G-CARA: a Global Congestion-Aware Routing Algorithm for traffic management in 3D networks-on-chip
    Nosrati, Nooshin
    Shahhoseini, Hadi Shahriar
    2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 2188 - 2193
  • [48] Reliability assessment of networks-on-chip based on analytical models
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2009, 10 (12): : 1801 - 1814
  • [49] Dynamic Resource Sharing for High-Performance 3-D Networks-on-Chip
    Rezaei, Seyyed Hossein Seyyedaghaei
    Mazloumi, Abbas
    Modarressi, Mehdi
    Lotfi-Kamran, Pejman
    IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (01) : 5 - 8
  • [50] Reliability assessment of networks-on-chip based on analytical models
    Mojtaba VALINATAJ
    Siamak MOHAMMADI
    Saeed SAFARI
    Journal of Zhejiang University Science A(An International Applied Physics & Engineering Journal), 2009, 10 (12) : 1801 - 1814