Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip

被引:0
|
作者
Daneshtalab, Masoud [1 ]
Ebrahimi, Masoumeh [1 ]
Liljeberg, Pasi [1 ]
Plosila, Juha [1 ]
Tenhunen, Hannu [1 ]
机构
[1] Univ Turku, Dept Informat Technol, Turku, Finland
基金
芬兰科学院;
关键词
PERFORMANCE; ROUTER; SYSTEMS; DESIGN; ICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The structure of direct vertical interconnections, called Through Silicon Vias (TSVs), is an important issue in the realm of 3D ICs. The bus-based and network-based structures are the two dominant architectures for implementing TSVs as interlayer connection in 3D ICs. Both implementations have some disadvantages. The former suffers from poor scalability and deteriorates the performance at high injection rates, and the latter consumes more area and power dissipation. In this paper, we propose a novel pipeline bus structure for TSVs to improve the performance of the prior bus-based architecture. The presented structure can utilize bi-synchronous FIFO for synchronization between stacked layers if each layer is fabricated by different technologies. Experimental results with synthetic test cases demonstrate that the proposed architecture gives significant improvements in average network latency. Also, the hardware area and power consumption of the presented bus structure are 9% and 11% less than the typical bus structure of TSVs, respectively.
引用
收藏
页码:35 / 41
页数:7
相关论文
共 50 条
  • [11] NoCDepend: A flexible and scalable Dependability Technique for 3D Networks-on-Chip
    Hollstein, Thomas
    Azad, Siavoosh Payandeh
    Kogge, Thilo
    Ying, Haoyuan
    Hofmann, Klaus
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 75 - 78
  • [12] A Systematic Generation of Optimized Heterogeneous 3D Networks-on-Chip Architecture
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    2013 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2013, : 79 - 83
  • [13] 3-D topologies for networks-on-chip
    Pavlidis, Vasilis F.
    Friedman, Eby G.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) : 1081 - 1090
  • [14] 3-D topologies for networks-on-chip
    Pavlidis, Vasilis F.
    Friedman, Eby G.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2006, : 285 - +
  • [15] The Hamiltonian-based Odd-Even Routing Method for 3D Networks-on-Chip
    Bahrebar, Poona
    Stroobandt, Dirk
    2014 IX SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL 2014), 2014,
  • [16] Path-Based Partitioning Methods for 3D Networks-on-Chip with Minimal Adaptive Routing
    Ebrahimi, Masoumeh
    Daneshtalab, Masoud
    Liljeberg, Pasi
    Plosila, Juha
    Flich, Jose
    Tenhunen, Hannu
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 718 - 733
  • [17] A Low Overhead Fault Tolerant Routing Scheme for 3D Networks-on-Chip
    Pasricha, Sudeep
    Zou, Yong
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 204 - 211
  • [18] Thermal management in 3d networks-on-chip using dynamic link sharing
    Keramati, Mahsa
    Modarressi, Mehdi
    Rezaei, Seyed Hossein Seyedahaei
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 69 - 79
  • [19] Adaptive inter-layer message routing in 3D networks-on-chip
    Rusu, Claudia
    Anghel, Lorena
    Avresky, Dimiter
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (07) : 613 - 631
  • [20] Performance and Energy Aware Inhomogeneous 3D Networks-on-Chip Architecture Generation
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (06) : 1756 - 1769