Pipeline-Based Interlayer Bus Structure for 3D Networks-on-Chip

被引:0
|
作者
Daneshtalab, Masoud [1 ]
Ebrahimi, Masoumeh [1 ]
Liljeberg, Pasi [1 ]
Plosila, Juha [1 ]
Tenhunen, Hannu [1 ]
机构
[1] Univ Turku, Dept Informat Technol, Turku, Finland
基金
芬兰科学院;
关键词
PERFORMANCE; ROUTER; SYSTEMS; DESIGN; ICS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The structure of direct vertical interconnections, called Through Silicon Vias (TSVs), is an important issue in the realm of 3D ICs. The bus-based and network-based structures are the two dominant architectures for implementing TSVs as interlayer connection in 3D ICs. Both implementations have some disadvantages. The former suffers from poor scalability and deteriorates the performance at high injection rates, and the latter consumes more area and power dissipation. In this paper, we propose a novel pipeline bus structure for TSVs to improve the performance of the prior bus-based architecture. The presented structure can utilize bi-synchronous FIFO for synchronization between stacked layers if each layer is fabricated by different technologies. Experimental results with synthetic test cases demonstrate that the proposed architecture gives significant improvements in average network latency. Also, the hardware area and power consumption of the presented bus structure are 9% and 11% less than the typical bus structure of TSVs, respectively.
引用
收藏
页码:35 / 41
页数:7
相关论文
共 50 条
  • [21] 3D MAX: A Maximally Adaptive Routing Method for VC-less 3D Mesh-based Networks-on-Chip
    Bahrebar, Poona
    Stroobandt, Dirk
    2018 11TH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES (NOCARC), 2018, : 53 - 58
  • [22] Energy Optimization in 3D Networks-on-Chip through Dynamic Voltage Scaling technique
    Momeni, M.
    Shahhoseini, H. S.
    2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 1686 - 1689
  • [23] Comprehensive Improved Simulated Annealing Optimization for Floorplanning of Heterogeneous 3D Networks-on-Chip
    Zhang, Dakun
    Song, Guozhi
    Liu, Kunliang
    Ma, Yong
    Zhao, Chenglong
    Wang, Xu An
    JOURNAL OF INTERCONNECTION NETWORKS, 2015, 15 (3-4)
  • [24] Combining Fault Tolerance and Serialization Effort to Improve Yield in 3D Networks-on-Chip
    Kologeski, Anelise
    Concatto, Caroline
    Matos, Debora
    Grehs, Daniel
    Motta, Tiago
    Almeida, Felipe
    Kastensmidt, Fernanda Lima
    Susin, Altamiro
    Reis, Ricardo
    2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 125 - 128
  • [25] PLATON: A Force-Directed Placement Algorithm for 3D Optical Networks-on-Chip
    von Beuningen, Anja
    Schlichtmann, Ulf
    PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN (ISPD'16), 2016, : 27 - 34
  • [26] PHiCIT - Improving Hierarchical Networks-on-chip through 3D Silicon Photonics Integration
    Reinbrecht, Cezar R. W.
    Sepulveda, Martha Johanna
    Susin, Altamiro Amadeu
    2015 28TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2015,
  • [27] Energy and performance-aware application mapping for inhomogeneous 3D networks-on-chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 89 : 103 - 117
  • [28] BHOE: Balanced Hamiltonian-Based Odd-Even Routing Algorithm for 3D Networks-on-Chip
    Huang, Hong-Yi
    Dai, Jin-Dun
    Zeng, Lian
    Jiang, Xin
    Tao, Liang
    Watanabe, Takahiro
    INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND AUTOMATION CONTROL (ICEEAC 2017), 2017, 123 : 180 - 186
  • [29] Efficient multicast schemes for 3-D Networks-on-Chip
    Wang, Xiaohang
    Yang, Mei
    Jiang, Yingtao
    Palesi, Maurizio
    Liu, Peng
    Mak, Terrence
    Bagherzadeh, Nader
    JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (09) : 693 - 708
  • [30] 3DBUFFBLESS: A Novel Buffered-Bufferless Hybrid Router for 3D Networks-on-Chip
    Tatas, K.
    Savva, S.
    Kyriacou, C.
    2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,