Thermal management in 3d networks-on-chip using dynamic link sharing

被引:3
|
作者
Keramati, Mahsa [1 ]
Modarressi, Mehdi [1 ]
Rezaei, Seyed Hossein Seyedahaei [1 ]
机构
[1] Univ Tehran, Coll Engn, Dept Elect & Comp Engn, Tehran, Iran
关键词
Network-on-chip; Temperature; 3D integration; Resource sharing; TEMPERATURE; SYSTEMS;
D O I
10.1016/j.micpro.2017.05.011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3D integration is a practical solution for overcoming the problems of long and slow global wires in current and future generations of integrated circuits. This emerging technology stacks several die slices on top of each other in a single chip. It provides higher-bandwidth and lower-latency in the third dimension than a 2D design due to extremely shorter inter-layer distances. However, thermal challenges are a key impediment to stacking logic dies on top of each other. Particularly, routers in a 3D network-on-chip (NoC) are a main source of thermal hotspots, limiting the potential performance gains of the 3D integration. In this paper, we take advantage of the low-latency 3D vertical links to design a temperature-aware router architecture for 3D NoCs. This architecture reduces the peak temperature of routers, particularly routers that are farther from the heat sink, by balancing the traffic across all layers in a temperature aware distributed way. This way, a router with high temperature can borrow the link and crossbar bandwidth of the routers in the layers closer to the heat sink to forward its packets, effectively offloading part of its traffic to them to reduce its temperature. Experimental results show that the proposed method can control the temperature of 3D NoCs and reduce the temperature gradient across the network with minimized negative impact on performance, compared to a state-of-the-art 3D NoC temperature management method. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:69 / 79
页数:11
相关论文
共 50 条
  • [1] Dynamic Resource Sharing for High-Performance 3-D Networks-on-Chip
    Rezaei, Seyyed Hossein Seyyedaghaei
    Mazloumi, Abbas
    Modarressi, Mehdi
    Lotfi-Kamran, Pejman
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2016, 15 (01) : 5 - 8
  • [2] Design and management of high-performance, reliable and thermal-aware 3D networks-on-chip
    Rahmani, A. -M.
    Vaddina, K. R.
    Latif, K.
    Liljeberg, P.
    Plosila, J.
    Tenhunen, H.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2012, 6 (05) : 308 - 321
  • [3] Energy Optimization in 3D Networks-on-Chip through Dynamic Voltage Scaling technique
    Momeni, M.
    Shahhoseini, H. S.
    [J]. 2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 1686 - 1689
  • [4] Abetting Planned Obsolescence by Aging 3D Networks-on-Chip
    Das, Sourav
    Basu, Kanad
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Karri, Ramesh
    Chakrabarty, Krishnendu
    [J]. 2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [5] The Benefits of 3D Networks-on-Chip as shown with LDPC Decoding
    Mineo, Christopher
    Davis, W. Rhett
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 89 - 96
  • [6] Efficient routing techniques in heterogeneous 3D Networks-on-Chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Shahrabi, Alireza
    [J]. PARALLEL COMPUTING, 2013, 39 (09) : 389 - 407
  • [7] Dynamic Reconfiguration of 3D Photonic Networks-on-Chip for Maximizing Performance and Improving Fault Tolerance
    Morris, Randy
    Kodi, Avinash Karanth
    Louri, Ahmed
    [J]. 2012 IEEE/ACM 45TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-45), 2012, : 282 - 293
  • [8] Coding-aware Link Energy Estimation for 2D and 3D Networks-on-Chip with Virtual Channels
    Bamberg, Lennart
    Joseph, Jan Moritz
    Schmidt, Robert
    Pionteck, Thilo
    Garcia-Ortiz, Alberto
    [J]. 2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2018, : 222 - 228
  • [9] 3D Optical Networks-on-chip (NoC) for Multiprocessor Systems-on-chip (MPSoC)
    Ye, Yaoyao
    Duan, Lian
    Xu, Jiang
    Ouyang, Jin
    Hung, Mo Kwai
    Xie, Yuan
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 83 - +
  • [10] Thermal Optimization in Network-on-Chip-Based 3D Chip Multiprocessors Using Dynamic Programming Networks
    Dahir, Nizar
    Al-Dujaily, Ra'ed
    Mak, Terrence
    Yakovlev, Alex
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13