Coding-aware Link Energy Estimation for 2D and 3D Networks-on-Chip with Virtual Channels

被引:0
|
作者
Bamberg, Lennart [1 ]
Joseph, Jan Moritz [2 ]
Schmidt, Robert [1 ]
Pionteck, Thilo [2 ]
Garcia-Ortiz, Alberto [1 ]
机构
[1] Univ Bremen, Inst Electrodynam & Microelect ITEM Ids, Bremen, Germany
[2] Otto von Guericke Univ, Inst Informat & Commun Technol IIKT, Magdeburg, Germany
关键词
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Network-on-chip (NoC) is the most promising design paradigm for the interconnect architecture of a multiprocessor system-on-chip (MPSoC). On the downside, a NoC has a significant impact on the overall energy consumption of the system. This work presents the first technique to precisely estimate the data dependent link energy consumption in NoCs with virtual channels. Our model works at a high level of abstraction, making it feasible to estimate the energy requirements at an early design stage. Additionally, it enables the fast evaluation and early exploration of low-power coding techniques. The presented model is applicable for 2D as well as 3D NoCs. A case study for an image processing application shows that the current link model leads to an underestimate of the link energy consumption by up to a factor of four. In contrast, the technique presented in this paper estimates the energy quantities precisely (error below 1 %).
引用
收藏
页码:222 / 228
页数:7
相关论文
共 50 条
  • [1] Simulation environment for link energy estimation in networks-on-chip with virtual channels
    Joseph, Jan Moritz
    Bamberg, Lennart
    Hajjar, Imad
    Schmidt, Robert
    Pionteck, Thilo
    Garcia-Ortiz, Alberto
    [J]. INTEGRATION-THE VLSI JOURNAL, 2019, 68 : 147 - 156
  • [2] Performance and Energy Aware Inhomogeneous 3D Networks-on-Chip Architecture Generation
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (06) : 1756 - 1769
  • [3] Energy and performance-aware application mapping for inhomogeneous 3D networks-on-chip
    Agyeman, Michael Opoku
    Ahmadinia, Ali
    Bagherzadeh, Nader
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2018, 89 : 103 - 117
  • [4] Thermal management in 3d networks-on-chip using dynamic link sharing
    Keramati, Mahsa
    Modarressi, Mehdi
    Rezaei, Seyed Hossein Seyedahaei
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 69 - 79
  • [5] Application-Specific Temperature Reduction Systematic Methodology for 2D and 3D Networks-on-Chip
    Anagnostopoulos, Iraklis
    Bartzas, Alexandros
    Soudris, Dimitrios
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 86 - +
  • [6] Low-Power Coding for Networks-on-Chip with Virtual Channels
    Garcia-Ortiz, Alberto
    Indrusiak, Leandro S.
    Murgan, Tudor
    Glesner, Manfred
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2009, 5 (01) : 77 - 84
  • [7] AdEle plus : An Adaptive Congestion-and-Energy-Aware Elevator Selection for Partially Connected 3D Networks-on-Chip
    Taheri, Ebadollah
    Kim, Ryan Gary
    Nikdast, Mahdi
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (08) : 2278 - 2292
  • [8] Energy Optimization in 3D Networks-on-Chip through Dynamic Voltage Scaling technique
    Momeni, M.
    Shahhoseini, H. S.
    [J]. 2020 28TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2020, : 1686 - 1689
  • [9] Power and Area Optimization of 3D Networks-on-Chip Using Smart and Efficient Vertical Channels
    Rahmani, Amir-Mohammad
    Vaddina, Kameswar Rao
    Liljeberg, Pasi
    Plosila, Juha
    Tenhunen, Hannu
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION, 2011, 6951 : 278 - 287
  • [10] Abetting Planned Obsolescence by Aging 3D Networks-on-Chip
    Das, Sourav
    Basu, Kanad
    Doppa, Janardhan Rao
    Pande, Partha Pratim
    Karri, Ramesh
    Chakrabarty, Krishnendu
    [J]. 2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,