A new Architecture for High Speed, Low Latency NB-LDPC Check Node Processing for GF(256)

被引:1
|
作者
Rybalkin, V. [1 ]
Schlaefer, P. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, D-67663 Kaiserslautern, Germany
关键词
NONBINARY; DESIGN; CODES;
D O I
10.1109/VTCSpring.2016.7504085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-binary low-density parity-check codes have superior communications performance compared to their binary counterparts. However, to be an option for future standards, efficient hardware architectures are mandatory. State-of-the-art decoding algorithms result in architectures suffering from low throughput and high latency. The check node function accounts for the largest part of the decoders overall complexity. To the best of our knowledge, we propose the first architecture for high speed, low latency Non-Binary Low-Density Parity-Check Check Node processing for GF(256). It has state-of-the-art communications performance while largely reducing the hardware complexity. The presented architecture has a 3.3 times higher area efficiency, increases the energy efficiency by factor 2.5 and reduces the latency by factor of 5.5 compared to the first implementation of Check Node for GF(256) based on the state-of-the-art FWBW scheme that was also implemented in the scope of this work.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Ultra-High-Throughput EMS NB-LDPC Decoder with Full-Parallel Node Processing
    Hassan Harb
    Ali Chamas Al Ghouwayel
    Laura Conde-Canencia
    Cédric Marchand
    Emmanuel Boutillon
    Journal of Signal Processing Systems, 2022, 94 : 1031 - 1045
  • [12] Statistical Analysis-Based Approach for Check Node Processor Inputs of NB-LDPC Decoder
    Al Ghouwayel, Ali Chamas
    Nasser, Abbass
    Alaeddine, Ali
    Hijazi, Hussein
    2013 THIRD INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND INFORMATION TECHNOLOGY (ICCIT), 2013, : 381 - 385
  • [13] Ultra-High-Throughput EMS NB-LDPC Decoder with Full-Parallel Node Processing
    Harb, Hassan
    Al Ghouwayel, Ali Chamas
    Conde-Canencia, Laura
    Marchand, Cedric
    Boutillon, Emmanuel
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2022, 94 (10): : 1031 - 1045
  • [14] Efficient Check Node Processing for Min-Max NB-LDPC Decoding over Lower-Order Finite Fields
    Zhang, Xinmiao
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2062 - 2066
  • [15] Low complexity NB-LDPC decoder based on shared comparator architecture for ECN/EVN
    Sun Shulong
    Liu Lei
    Lin Min
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2018, 25 (03) : 65 - 70
  • [16] Nonbinary LDPC Code Decoder Architecture With Efficient Check Node Processing
    He, Kai
    Sha, Jin
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (06) : 381 - 385
  • [17] A Novel Architecture for Elementary-Check-Node Processing in Nonbinary LDPC Decoders
    Abassi, Oussama
    Conde-Canencia, Laura
    Al Ghouwayel, Ali
    Boutillon, Emmanuel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (02) : 136 - 140
  • [18] High throughput and low complexity implementation of NB-LDPC decoder based on EMS algorithm
    Long, Sun Shu
    Min, Lin
    IEICE ELECTRONICS EXPRESS, 2016, 13 (17):
  • [19] High Throughput Architecture for Low Density Parity Check (LDPC) Encoder
    Anggraeni, Silvia
    Hussin, Fawnizu Azmadi
    Jeoti, Varun
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 948 - 951
  • [20] NB-LDPC Codes with High Rates Achieving Low BER over the AWGN Channel with QAM Signaling
    Rezgui, Gada
    Maaloui, Asma
    Andriyanova, Iryna
    Poulliat, Charly
    Measson, Cyril
    PROCEEDINGS OF 2020 INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY AND ITS APPLICATIONS (ISITA2020), 2020, : 235 - 239