A new Architecture for High Speed, Low Latency NB-LDPC Check Node Processing for GF(256)

被引:1
|
作者
Rybalkin, V. [1 ]
Schlaefer, P. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, D-67663 Kaiserslautern, Germany
关键词
NONBINARY; DESIGN; CODES;
D O I
10.1109/VTCSpring.2016.7504085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-binary low-density parity-check codes have superior communications performance compared to their binary counterparts. However, to be an option for future standards, efficient hardware architectures are mandatory. State-of-the-art decoding algorithms result in architectures suffering from low throughput and high latency. The check node function accounts for the largest part of the decoders overall complexity. To the best of our knowledge, we propose the first architecture for high speed, low latency Non-Binary Low-Density Parity-Check Check Node processing for GF(256). It has state-of-the-art communications performance while largely reducing the hardware complexity. The presented architecture has a 3.3 times higher area efficiency, increases the energy efficiency by factor 2.5 and reduces the latency by factor of 5.5 compared to the first implementation of Check Node for GF(256) based on the state-of-the-art FWBW scheme that was also implemented in the scope of this work.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A high-speed link layer architecture for low latency and memory cost reduction
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    COMPUTER JOURNAL, 2007, 50 (05): : 616 - 628
  • [32] High-port low-latency optical switch architecture with optical feed-forward buffering for 256-node disaggregated data centers
    Terzenidis, Nikos
    Moralis-Pegios, Miltiadis
    Mourgias-Alexandris, George
    Vyrsokinos, Konstantinos
    Pleros, Nikos
    OPTICS EXPRESS, 2018, 26 (07): : 8756 - 8766
  • [33] A simple, high speed, low latency Reflective Memory Network for parallel processing systems
    Arendt, LH
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 209 - 212
  • [34] Low-Latency Scalable Switch Architecture for ATM/WDM High-speed Networks
    Ushadevi, M. B.
    Mahesh, H. M.
    Ravikumar, H. M.
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 462 - +
  • [35] Low-Complexity Architecture for High-Speed 50G-PON LDPC Decoder
    Kwon, Kon-Woo
    Kim, Kwangok
    Doo, Kyeonghwan
    Chung, Hwanseok
    Lee, Jeong Woo
    IEEE ACCESS, 2025, 13 : 28751 - 28765
  • [36] High-Speed and Low-Latency ECC Processor Implementation Over GF(2m) on FPGA
    Khan, Zia U. A.
    Benaissa, Mohammed
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 165 - 176
  • [37] Area-efficient and low latency architecture for high speed FIR filter using distributed arithmetic
    Shanthi, Komatnani Govindan
    Nagarajan, Nanjundan
    ICIC Express Letters, Part B: Applications, 2015, 6 (08): : 2053 - 2058
  • [38] A new low-power and high speed viterbi decoder architecture
    Choi, Chang-Jin
    Yoon, Sang-Hun
    Chong, Jong-Wha
    Lin, Shouyin
    UBIQUITOUS CONVERGENCE TECHNOLOGY, 2007, 4412 : 283 - +
  • [39] High-Throughput VLSI Architecture for LDPC Decoder Based on Low-Latency Decoding Technique for Wireless Communication Systems
    Suravi, Kumari
    Shrestha, Rahul
    2022 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2022), 2022, : 206 - 211
  • [40] A novel high speed Low Latency Column Bit Compressed MAC architecture for Wireless Sensor Network applications
    Suguna, R.
    Vimalathithan, R.
    COMPUTER COMMUNICATIONS, 2020, 150 : 739 - 746