共 50 条
- [41] A high-speed, low-area processor array architecture for multiplication over GF(2m) 2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 271 - +
- [42] A low-area, high-speed, processor array architecture for field ALU over GF (2m) MEDIA CONVERGENCE: MOVING TO THE NEXT GENERATION, 2007, : 297 - 305
- [43] A New Twiddle Factor Merging Method for Low Complexity and High Speed FFT Architecture 2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
- [46] Low-Power, High-Speed Unified and Scalable Word-Based Radix 8 Architecture for Montgomery Modular Multiplication in GF(P) and GF(2n) Arabian Journal for Science and Engineering, 2014, 39 : 7847 - 7863
- [47] Processing-in-memory in High Bandwidth Memory (PIM-HBM) Architecture with Energy-efficient and Low Latency Channels for High Bandwidth System 2019 IEEE 28TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2019), 2019,
- [48] New low-power ICO/VCO with double cross-coupled high-speed architecture 1996 IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN - PROCEEDINGS, 1996, : 16 - 19
- [49] High-Speed Low-Area-Cost VLSI Design of Polar Codes Encoder Architecture Using Radix-k Processing Engines 2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
- [50] A New Low Complexity Iterative Equalization Architecture for High-Speed Receivers on Highly Dispersive Channels: Decision Feedforward Equalizer (DFFE) 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 133 - 136