A new Architecture for High Speed, Low Latency NB-LDPC Check Node Processing for GF(256)

被引:1
|
作者
Rybalkin, V. [1 ]
Schlaefer, P. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, D-67663 Kaiserslautern, Germany
关键词
NONBINARY; DESIGN; CODES;
D O I
10.1109/VTCSpring.2016.7504085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-binary low-density parity-check codes have superior communications performance compared to their binary counterparts. However, to be an option for future standards, efficient hardware architectures are mandatory. State-of-the-art decoding algorithms result in architectures suffering from low throughput and high latency. The check node function accounts for the largest part of the decoders overall complexity. To the best of our knowledge, we propose the first architecture for high speed, low latency Non-Binary Low-Density Parity-Check Check Node processing for GF(256). It has state-of-the-art communications performance while largely reducing the hardware complexity. The presented architecture has a 3.3 times higher area efficiency, increases the energy efficiency by factor 2.5 and reduces the latency by factor of 5.5 compared to the first implementation of Check Node for GF(256) based on the state-of-the-art FWBW scheme that was also implemented in the scope of this work.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] A high-speed, low-area processor array architecture for multiplication over GF(2m)
    Fayed, Mohamed
    El-Kharashi, M. Watheq
    Gebali, Fayez
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 271 - +
  • [42] A low-area, high-speed, processor array architecture for field ALU over GF (2m)
    Fayed, M.
    El-Kharashi, M. Watheq
    Gebali, F.
    MEDIA CONVERGENCE: MOVING TO THE NEXT GENERATION, 2007, : 297 - 305
  • [43] A New Twiddle Factor Merging Method for Low Complexity and High Speed FFT Architecture
    Han, Xueyu
    Chen, Jiajia
    Rahardja, Susanto
    2019 4TH IEEE INTERNATIONAL CIRCUITS AND SYSTEMS SYMPOSIUM (ICSYS), 2019,
  • [44] A new successive approximation architecture for high-speed low-power ADCs
    Dabbagh-Sadeghipour, K
    Hadidi, K
    Khoei, A
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2006, 60 (03) : 217 - 223
  • [45] Low-Power, High-Speed Unified and Scalable Word-Based Radix 8 Architecture for Montgomery Modular Multiplication in GF(P) and GF(2n)
    Ibrahim, Atef
    Elsimary, Hamed
    Gebali, Fayez
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7847 - 7863
  • [46] Low-Power, High-Speed Unified and Scalable Word-Based Radix 8 Architecture for Montgomery Modular Multiplication in GF(P) and GF(2n)
    Atef Ibrahim
    Hamed Elsimary
    Fayez Gebali
    Arabian Journal for Science and Engineering, 2014, 39 : 7847 - 7863
  • [47] Processing-in-memory in High Bandwidth Memory (PIM-HBM) Architecture with Energy-efficient and Low Latency Channels for High Bandwidth System
    Kim, Seongguk
    Kim, Subin
    Cho, Kyungjun
    Shin, Taein
    Park, Hyunwook
    Lho, Daehwan
    Park, Shinyoung
    Son, Kyungjune
    Park, Gapyeol
    Kim, Joungho
    2019 IEEE 28TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS 2019), 2019,
  • [48] New low-power ICO/VCO with double cross-coupled high-speed architecture
    Tchamov, N
    Popov, A
    Jarske, P
    1996 IEEE-CAS REGION 8 WORKSHOP ON ANALOG AND MIXED IC DESIGN - PROCEEDINGS, 1996, : 16 - 19
  • [49] High-Speed Low-Area-Cost VLSI Design of Polar Codes Encoder Architecture Using Radix-k Processing Engines
    Shih, Xin-Yu
    Huang, Po-Chun
    Chen, Yu-Chun
    2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [50] A New Low Complexity Iterative Equalization Architecture for High-Speed Receivers on Highly Dispersive Channels: Decision Feedforward Equalizer (DFFE)
    Pola, Ariel L.
    Crivelli, Diego E.
    Cousseau, Juan E.
    Agazzi, Oscar E.
    Hueda, Mario R.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 133 - 136