A new Architecture for High Speed, Low Latency NB-LDPC Check Node Processing for GF(256)

被引:1
|
作者
Rybalkin, V. [1 ]
Schlaefer, P. [1 ]
Wehn, N. [1 ]
机构
[1] Univ Kaiserslautern, Microelect Syst Design Res Grp, D-67663 Kaiserslautern, Germany
关键词
NONBINARY; DESIGN; CODES;
D O I
10.1109/VTCSpring.2016.7504085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Non-binary low-density parity-check codes have superior communications performance compared to their binary counterparts. However, to be an option for future standards, efficient hardware architectures are mandatory. State-of-the-art decoding algorithms result in architectures suffering from low throughput and high latency. The check node function accounts for the largest part of the decoders overall complexity. To the best of our knowledge, we propose the first architecture for high speed, low latency Non-Binary Low-Density Parity-Check Check Node processing for GF(256). It has state-of-the-art communications performance while largely reducing the hardware complexity. The presented architecture has a 3.3 times higher area efficiency, increases the energy efficiency by factor 2.5 and reduces the latency by factor of 5.5 compared to the first implementation of Check Node for GF(256) based on the state-of-the-art FWBW scheme that was also implemented in the scope of this work.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Enabling High-Level Design Strategies for High-Throughput and Low-Power NB-LDPC Decoders
    Subramaniyan, Srinivasan
    Ferraz, Oscar
    Ashuthosh, M. R.
    Krishna, Santosh
    Wang, Guohui
    Cavallaro, Joseph R. R.
    Silva, Vitor
    Falcao, Gabriel
    Purnaprajna, Madhura
    IEEE DESIGN & TEST, 2023, 40 (01) : 85 - 95
  • [22] An Enhanced Check-Node Architecture for 5G New Radio LDPC Decoders
    Ghaffari, Fakhreddine
    Le, Khoa
    2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [23] Low-complexity Check Node Processing for Trellis Min-max Nonbinary LDPC Decoding
    Huyen Pham Thi
    Hung Dao Tuan
    Le Dinh Trang Dang
    Lee, Hanho
    Tho Nguyen Huu
    2018 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2018, : 292 - 295
  • [24] Reduced-memory Forward-backward Check Node Processing Architecture for Non-binary LDPC Decoding
    Zhang, Xinmiao
    Cai, Fang
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [25] A high speed, low memory FPGA based LDPC decoder architecture for quasi-cyclic LDPC codes
    Saunders, Paul
    Fagan, Anthony D.
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 851 - 856
  • [26] Design and architecture of low-latency high-speed turbo decoders
    Jung, JW
    Lee, IK
    Choi, DG
    Jeong, JH
    Kim, KM
    Choi, EA
    Oh, DG
    ETRI JOURNAL, 2005, 27 (05) : 525 - 532
  • [27] Low complexity, high speed decoder architecture for quasi-cyclic LDPC codes
    Wang, ZF
    Jia, QW
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5786 - 5789
  • [28] High speed simulation of partial response channels employing low density parity check (LDPC) codes
    Horigome, T
    Song, HW
    Sun, LY
    Kumar, BVKV
    OPTICAL DATA STORAGE 2003, 2003, 5069 : 215 - 222
  • [29] A new protocol processing architecture for high-speed networks
    Matsuda, T
    Matsuda, K
    IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 798 - 803
  • [30] A high-speed link layer architecture for low latency and memory cost reduction
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    Computer Journal, 2007, 50 (05): : 616 - 628