共 50 条
- [22] An Enhanced Check-Node Architecture for 5G New Radio LDPC Decoders 2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
- [23] Low-complexity Check Node Processing for Trellis Min-max Nonbinary LDPC Decoding 2018 INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES FOR COMMUNICATIONS (ATC), 2018, : 292 - 295
- [24] Reduced-memory Forward-backward Check Node Processing Architecture for Non-binary LDPC Decoding 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
- [25] A high speed, low memory FPGA based LDPC decoder architecture for quasi-cyclic LDPC codes 2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 851 - 856
- [27] Low complexity, high speed decoder architecture for quasi-cyclic LDPC codes 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5786 - 5789
- [28] High speed simulation of partial response channels employing low density parity check (LDPC) codes OPTICAL DATA STORAGE 2003, 2003, 5069 : 215 - 222
- [29] A new protocol processing architecture for high-speed networks IEEE GLOBECOM 1996 - CONFERENCE RECORD, VOLS 1-3: COMMUNICATIONS: THE KEY TO GLOBAL PROSPERITY, 1996, : 798 - 803
- [30] A high-speed link layer architecture for low latency and memory cost reduction Computer Journal, 2007, 50 (05): : 616 - 628