A high-speed link layer architecture for low latency and memory cost reduction

被引:1
|
作者
Lee, Jaesung
Lee, Hyuk-Jae
Lee, Chanho
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151742, South Korea
[2] Soongsil Univ, Sch Elect Engn, Seoul 156743, South Korea
来源
COMPUTER JOURNAL | 2007年 / 50卷 / 05期
关键词
parallel processing; network processor; VLSI design; cluster system; system-on-chip;
D O I
10.1093/comjnl/bxm032
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of the InfiniBand link layer with special efforts made for packet latency reduction and buffer space optimization. The link layer is designed to avoid any architectural conflict while its components are executed in parallel as far as possible. For highspeed packet processing with the various quality of service supports required by InfiniBand, three candidates for packet receiving architecture are investigated. The maximum and minimum delays from an input to an output of a switch adopting each of the three candidates is estimated by mathematically modeling the switch delays. Then, the candidate architecture with the best performance is chosen, and a novel first-in first-out (FIFO) is designed to efficiently implement the chosen architecture. Simulation results show that the chosen architecture achieves the least packet latency and uses the least memory space among the three candidates. The link layer core is implemented in an InfiniBand host channel adapter system-on-chip called KINCA.
引用
收藏
页码:616 / 628
页数:13
相关论文
共 50 条
  • [1] A high-speed link layer architecture for low latency and memory cost reduction
    Lee, Jaesung
    Lee, Hyuk-Jae
    Lee, Chanho
    Computer Journal, 2007, 50 (05): : 616 - 628
  • [2] LOW-COST HIGH-SPEED ASSOCIATIVE MEMORY
    LEA, RM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1975, SC10 (03) : 179 - 181
  • [3] Design and architecture of low-latency high-speed turbo decoders
    Jung, JW
    Lee, IK
    Choi, DG
    Jeong, JH
    Kim, KM
    Choi, EA
    Oh, DG
    ETRI JOURNAL, 2005, 27 (05) : 525 - 532
  • [4] High-speed simulation of the GPRS link layer
    Gozalvez, J
    Dunlop, J
    PIMRC 2000: 11TH IEEE INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, VOLS 1 AND 2, PROCEEDINGS, 2000, : 989 - 991
  • [5] Low-Latency Scalable Switch Architecture for ATM/WDM High-speed Networks
    Ushadevi, M. B.
    Mahesh, H. M.
    Ravikumar, H. M.
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 462 - +
  • [6] DESIGN FOR A LOW-COST HIGH-SPEED MOS ASSOCIATIVE MEMORY
    LEA, RM
    RADIO AND ELECTRONIC ENGINEER, 1975, 45 (04): : 177 - 182
  • [7] HIGH-SPEED LOW-COST READ-ONLY MEMORY
    BROWN, CA
    CORNWELL, GF
    ELECTRONICS LETTERS, 1971, 7 (21) : 644 - &
  • [8] A high-speed and low-cost storage architecture based on virtual interface
    Zeng L.
    Feng D.
    Shi Z.
    Chen J.
    Wei Q.
    Li Z.
    Front. Comput. Sci. China, 2007, 4 (478-492): : 478 - 492
  • [9] EXTERNAL MEMORY - HIGH-SPEED, LOW-SPEED, AND NO SPEED
    REVLIN, R
    BEHAVIOR RESEARCH METHODS & INSTRUMENTATION, 1981, 13 (02): : 149 - 152
  • [10] A low-latency compression architecture for memory i/o link on GPGPU
    Lu M.-Y.
    Lai Y.-A.
    Kuo C.-H.
    International Journal of Electrical Engineering, 2019, 26 (05): : 203 - 210