A high-speed link layer architecture for low latency and memory cost reduction

被引:1
|
作者
Lee, Jaesung
Lee, Hyuk-Jae
Lee, Chanho
机构
[1] Seoul Natl Univ, Sch Elect Engn & Comp Sci, Seoul 151742, South Korea
[2] Soongsil Univ, Sch Elect Engn, Seoul 156743, South Korea
来源
COMPUTER JOURNAL | 2007年 / 50卷 / 05期
关键词
parallel processing; network processor; VLSI design; cluster system; system-on-chip;
D O I
10.1093/comjnl/bxm032
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of the InfiniBand link layer with special efforts made for packet latency reduction and buffer space optimization. The link layer is designed to avoid any architectural conflict while its components are executed in parallel as far as possible. For highspeed packet processing with the various quality of service supports required by InfiniBand, three candidates for packet receiving architecture are investigated. The maximum and minimum delays from an input to an output of a switch adopting each of the three candidates is estimated by mathematically modeling the switch delays. Then, the candidate architecture with the best performance is chosen, and a novel first-in first-out (FIFO) is designed to efficiently implement the chosen architecture. Simulation results show that the chosen architecture achieves the least packet latency and uses the least memory space among the three candidates. The link layer core is implemented in an InfiniBand host channel adapter system-on-chip called KINCA.
引用
收藏
页码:616 / 628
页数:13
相关论文
共 50 条
  • [41] LOW-COST HIGH-SPEED MULTICHANNEL FIBEROPTIC CORRELATOR
    PODOLEANU, AG
    HARDING, RK
    JACKSON, DA
    OPTICS LETTERS, 1995, 20 (01) : 112 - 114
  • [42] A Compact, High-speed and Low-cost Hyperspectral Imager
    Tack, Nicolaas
    Lambrechts, Andy
    Soussan, Philippe
    Haspeslagh, Luc
    SILICON PHOTONICS VII, 2012, 8266
  • [43] High-Speed Clock Recovery for Low-Cost FPGAs
    Haller, Istvan
    Baruch, Zoltan Francisc
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 610 - 613
  • [44] LOW-COST PORTABLE HIGH-SPEED DATA LOGGING
    Kerr, Colton
    Rogers, John
    PROCEEDINGS OF ASME 2022 INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, IMECE2022, VOL 5, 2022,
  • [45] A high-speed low-latency digit-serial hybrid adder
    Landernäs, K
    Holmberg, J
    Vesterbacka, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 217 - 220
  • [46] Low cost high-speed flip chip assembly processing
    Gutentag, C
    Dudderar, TD
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 188 - 192
  • [47] LOW-COST TO PACKAGES FOR HIGH-SPEED MICROWAVE APPLICATIONS
    LARSON, DA
    HECKAMAN, DE
    FRISCO, JA
    HASKINS, DA
    MICROWAVE JOURNAL, 1986, 29 (05) : 91 - 91
  • [48] A LOW-COST, HIGH-SPEED DIRECT ACCESS DEVICE
    MANILDI, AB
    IEEE TRANSACTIONS ON MAGNETICS, 1981, 17 (04) : 1432 - 1434
  • [49] An Active Crosstalk Reduction Technique for Parallel High-Speed links in Low Cost Wirebond BGA packages
    Hu, Yan
    Chen, Jikai
    Lamson, Michael
    Bashirullah, Rizwan
    2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 33 - +
  • [50] POTENTIAL SOURCES OF HIGH-SPEED RAIL CIVIL INFRASTRUCTURE COST REDUCTION
    Zicha, Jan H.
    PROCEEDINGS OF THE ASME JOINT RAIL CONFERENCE 2012, 2012, : 109 - +