Ultra-High-Throughput EMS NB-LDPC Decoder with Full-Parallel Node Processing

被引:0
|
作者
Harb, Hassan [3 ]
Al Ghouwayel, Ali Chamas [2 ]
Conde-Canencia, Laura [1 ]
Marchand, Cedric [1 ]
Boutillon, Emmanuel [1 ]
机构
[1] Univ Bretagne Sud, Lab STICC UMR 6285, Lorient, France
[2] Lebanese Int Univ LIU, CCE Dept, Beirut, Lebanon
[3] Ecole Polytech Fed Lausanne, Lausanne, Switzerland
关键词
Channel coding; Decoder implementation; ASIC; non-binary LDPC; Min-Sum; Parity check; LOW-COMPLEXITY; NONBINARY; CODES; ARCHITECTURE; DESIGN;
D O I
10.1007/s11265-022-01795-y
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an ultra-high-throughput decoder architecture for NB-LDPC codes based on the Hybrid Extended Min-Sum algorithm. We introduce a new processing block that updates a check node and its associated variable nodes in a fully pipelined way, thus allowing the decoder to process one row of the parity check matrix per clock cycle. The work specifically focuses on a rate 5/6 code of size (N, K) = (144, 120) symbols over GF(64). The synthesis results on a 28-nm technology show that for a 0.789 M NAND-gates complexity complexity, the architecture reaches a decoding throughput of 0.9 Gbps with 30 decoding iterations. Compared to the 5G binary LDPC code of the same size and code rate, the proposed architecture offers a gain of 0.3 dB at a Frame Error Rate of 10(-3).
引用
收藏
页码:1031 / 1045
页数:15
相关论文
共 28 条
  • [1] Ultra-High-Throughput EMS NB-LDPC Decoder with Full-Parallel Node Processing
    Hassan Harb
    Ali Chamas Al Ghouwayel
    Laura Conde-Canencia
    Cédric Marchand
    Emmanuel Boutillon
    Journal of Signal Processing Systems, 2022, 94 : 1031 - 1045
  • [2] High throughput and low complexity implementation of NB-LDPC decoder based on EMS algorithm
    Long, Sun Shu
    Min, Lin
    IEICE ELECTRONICS EXPRESS, 2016, 13 (17):
  • [3] The Best, the Requested, and the Default Elementary Check Node for EMS NB-LDPC Decoder
    Jabour, Joseph
    Marchand, Cedric
    Boutillon, Emmanuel
    2023 IEEE WIRELESS COMMUNICATIONS AND NETWORKING CONFERENCE, WCNC, 2023,
  • [4] A new Architecture for High Throughput, Low Latency NB-LDPC Check Node Processing
    Schlaefer, Philipp
    Rybalkin, Vladimir
    Wehn, Norbert
    Alles, Matthias
    Lehnigk-Emden, Timo
    Boutillon, Emmanuel
    2015 IEEE 26TH ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR, AND MOBILE RADIO COMMUNICATIONS (PIMRC), 2015, : 1392 - 1397
  • [5] Syndrome Based Check Node Processing of High Order NB-LDPC Decoders
    Schlaefer, Philipp
    Wehn, Norbert
    Alles, Matthias
    Lehnigk-Emden, Timo
    Boutillon, Emmanuel
    2015 22ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS (ICT), 2015, : 156 - 162
  • [6] High-Speed NB-LDPC Decoder For Wireless Applications
    Garcia-Herrero, F.
    Canet, M. J.
    Valls, J.
    2013 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS), 2013, : 215 - 220
  • [7] Simplified Representation of the LLR Messages In the Check Node Processor for NB-LDPC Decoder
    Al Ghouwayel, Ali Chamas
    Nasser, Abbass
    Hijazi, Hussein
    Alaeddine, Ali
    2013 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2013,
  • [8] Parallel CN-VN processing for NB-LDPC decoders
    Harb, Hassan
    Marchand, Cedric
    Conde-Canencia, Laura
    Boutillon, Emmanuel
    Al Ghouwayel, Ali Chamas
    2021 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2021), 2021, : 88 - 93
  • [9] Enhanced Throughput and Energy-Efficient MRAM-Based NB-LDPC Decoder
    Sabbah, Mohammad
    Rizk, Mostafa
    Al Ghouwayel, Ali Chamas
    Omar, Samir-Mohamad
    El Bazzal, Zouhair
    2018 INTERNATIONAL CONFERENCE ON COMPUTER AND APPLICATIONS (ICCA), 2018, : 172 - 176
  • [10] High-Performance NB-LDPC Decoder With Reduction of Message Exchange
    Lacruz, Jesus O.
    Garcia-Herrero, Francisco
    Jose Canet, Maria
    Valls, Javier
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1950 - 1961