Ultra-High-Throughput EMS NB-LDPC Decoder with Full-Parallel Node Processing

被引:0
|
作者
Harb, Hassan [3 ]
Al Ghouwayel, Ali Chamas [2 ]
Conde-Canencia, Laura [1 ]
Marchand, Cedric [1 ]
Boutillon, Emmanuel [1 ]
机构
[1] Univ Bretagne Sud, Lab STICC UMR 6285, Lorient, France
[2] Lebanese Int Univ LIU, CCE Dept, Beirut, Lebanon
[3] Ecole Polytech Fed Lausanne, Lausanne, Switzerland
关键词
Channel coding; Decoder implementation; ASIC; non-binary LDPC; Min-Sum; Parity check; LOW-COMPLEXITY; NONBINARY; CODES; ARCHITECTURE; DESIGN;
D O I
10.1007/s11265-022-01795-y
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an ultra-high-throughput decoder architecture for NB-LDPC codes based on the Hybrid Extended Min-Sum algorithm. We introduce a new processing block that updates a check node and its associated variable nodes in a fully pipelined way, thus allowing the decoder to process one row of the parity check matrix per clock cycle. The work specifically focuses on a rate 5/6 code of size (N, K) = (144, 120) symbols over GF(64). The synthesis results on a 28-nm technology show that for a 0.789 M NAND-gates complexity complexity, the architecture reaches a decoding throughput of 0.9 Gbps with 30 decoding iterations. Compared to the 5G binary LDPC code of the same size and code rate, the proposed architecture offers a gain of 0.3 dB at a Frame Error Rate of 10(-3).
引用
收藏
页码:1031 / 1045
页数:15
相关论文
共 28 条
  • [21] Efficient Check Node Processing for Min-Max NB-LDPC Decoding over Lower-Order Finite Fields
    Zhang, Xinmiao
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2062 - 2066
  • [22] A Novel Partially Parallel Architecture for High-throughput LDPC Decoder for DVB-S2
    Kim, Seok-Min
    Park, Chang-Soo
    Hwang, Sun-Young
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2010, 56 (02) : 820 - 825
  • [23] Resource-efficient and ultra-high throughput LDPC decoder for CCSDS near-earth standard
    Li, Lintao
    Yao, Xiaoxia
    Li, Yimin
    Zhu, Ran
    Lv, Jiayi
    Li, Hua
    INTEGRATION-THE VLSI JOURNAL, 2025, 103
  • [24] A Fully Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications
    Cheng, Chung-Chao
    Yang, Jeng-Da
    Lee, Huang-Chang
    Yang, Chia-Hsiang
    Ueng, Yeong-Luh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2738 - 2746
  • [25] Ultra-High-Throughput Acoustic Droplet Ejection-Open Port Interface-Mass Spectrometry for Parallel Medicinal Chemistry
    DiRico, Kenneth J.
    Hua, Wenyi
    Liu, Chang
    Tucker, Joseph W.
    Ratnayake, Anokha S.
    Flanagan, Mark E.
    Troutman, Matthew D.
    Noe, Mark C.
    Zhang, Hui
    ACS MEDICINAL CHEMISTRY LETTERS, 2020, 11 (06): : 1101 - 1110
  • [26] High throughput partially-parallel irregular LDPC decoder based on delta-value message-passing schedule
    Ji, Wen
    Li, Xing
    Ikenaga, Takeshi
    Goto, Satoshi
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 220 - 223
  • [27] High-Throughput LDPC-Decoder Architecture Using Efficient Comparison Techniques & Dynamic Multi-Frame Processing Schedule
    Kumawat, Sachin
    Shrestha, Rahul
    Daga, Nikunj
    Paily, Roy
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (05) : 1421 - 1430
  • [28] Flexible, Cost-Efficient, High-Throughput Architecture for Layered LDPC Decoders with Fully-Parallel Processing Units
    Nguen-Ly, Mien T.
    Gupta, Tushar
    Pezzin, Manuel
    Savin, Valentin
    Declereq, David
    Colofana, Sorin
    19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 230 - 237