A 0.55 V 7-bit 160 MS/s Interpolated Pipeline ADC Using Dynamic Amplifiers

被引:0
|
作者
Lin, James [1 ]
Paik, Daehwa [1 ]
Lee, Seungjong [1 ]
Miyahara, Masaya [1 ]
Matsuzawa, Akira [1 ]
机构
[1] Tokyo Inst Technol, Dept Phys Elect, Meguro Ku, Tokyo 1528552, Japan
关键词
FLASH ADC; COMPARATOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 0.55 V, 7-bit, 160 MS/s pipeline ADC using dynamic amplifiers. In this ADC, dynamic amplifiers with a common-mode detection technique are used as residual amplifiers to increase its robustness against supply voltage lowering. These amplifiers also remove the unnecessary static power consumption achieving clock-scalability in power performance. The 7-bit prototype ADC fabricated in 90 nm CMOS demonstrates an ENOB of 6.0 bits at a conversion rate of 160 MS/s with an input close to the Nyquist frequency. At this conversion rate, it consumes 2.43 mW from a 0.55 V supply. The resulting FoM is 240 fJ/c.-s.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A Low-Power 10-Bit 40-MS/s Pipeline ADC Using Extended Capacitor Sharing
    Esmaeelzadeh, Hani
    Sharifkhani, Mohammad
    Shabany, Mahdi
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1147 - 1150
  • [42] A 13bit 200MS/s Pipeline ADC with Current-Mode MDACs
    Briseno-Vidrios, Carlos
    Zhou, Dadian
    Prakash, Suraj
    Liu, Qiyuan
    Edward, Alexander
    Silva-Martinez, Jose
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017,
  • [43] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [44] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [45] A 16-Bit 100 to 160 MS/s SiGe BiCMOS Pipelined ADC With 100 dBFS SFDR
    Payne, Robert
    Corsi, Marco
    Smith, David
    Hsieh, Tien-Ling
    Kaylor, Scott
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2613 - 2622
  • [46] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, (04) : 142 - 149
  • [47] A 12-bit-35-MS/s Pipeline ADC with Dynamic Element Matching correction for ILC/CALICE Integrated Read-Out
    Rarbi, Fatah
    Dzahini, Daniel
    Gallin-Martel, Laurent
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 47 - +
  • [48] A 1.8 V 3 GS/s 7-bit time-interleaved Quasi C-2C SAR ADC using voltage-comparator time-information
    Nasiri, Hamed
    Nabavi, Abdolreza
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 83 : 138 - 149
  • [49] A 1.2V 10-bit 5 MS/s CMOS Cyclic ADC
    Lu, Chi-Chang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1986 - 1989
  • [50] A 12 bit 160 MS/s Two-Step SAR ADC With Background Bit-Weight Calibration Using a Time-Domain Proximity Detector
    Zhou, Yuan
    Xu, Benwei
    Chiu, Yun
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (04) : 920 - 931