A 16-Bit 100 to 160 MS/s SiGe BiCMOS Pipelined ADC With 100 dBFS SFDR

被引:11
|
作者
Payne, Robert [1 ]
Corsi, Marco [1 ]
Smith, David [1 ]
Hsieh, Tien-Ling [1 ]
Kaylor, Scott [1 ]
机构
[1] Texas Instruments Inc, High Performance Analog Div, Dallas, TX 75243 USA
关键词
ADC; analog-to-digital; complementary bipolar; converter; current mode; linearization; pipeline; SiGe; SOI; track-and-hold;
D O I
10.1109/JSSC.2010.2074650
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a 16-bit analog-to-digital converter designed in a complementary SiGe BiCMOS SOI process. The high-performance complementary BJTs lead to a switched-current approach to the signal processing. Although it uses a fairly traditional four-stage pipeline architecture, several techniques are incorporated to achieve 16 bits of distortion performance at a sample rate of up to 160 MHz. For improved high input frequency linearity we describe a track and hold with a sampling instant modulation scheme. For stability of the current-mode DAC over signal swing and temperature we describe a scheme to increase the output impedance of the first sub-DAC. At a sample clock frequency of 122 MHz, prototype silicon exhibits a spurious-free dynamic range of 100 dBc through the first two Nyquist zones and a signal-to noise ratio of 77 dB. With a 160 MHz sampling clock, the measured SFDR is better than 90 dBc and the SNR is better than 74.5 dB. The ADC dissipates 1.6 W from 5 V and 3.3 V supplies.
引用
收藏
页码:2613 / 2622
页数:10
相关论文
共 50 条
  • [1] A Low Power 16-bit 125MS/s Pipeline ADC with 100dB SFDR
    Zhou, Xiaodan
    He, Weipeng
    Su, Chen
    Liu, Tao
    Fu, Dongbing
    Li, Qiang
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [2] A Mismatch Resilient 16-bit 20 MS/s Pipelined ADC
    Mohapatra, Satyajit
    Gupta, Hari Shanker
    Mohapatra, Nihar R.
    Mehta, Sanjeev
    Chowdhury, Arup Roy
    Pandya, Nisha
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 305 - 310
  • [3] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, (07) : 153 - 158
  • [4] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    Zhao Nan
    Luo Hua
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (07)
  • [5] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    Zhao Nan
    Wei Qi
    Yang Huazhong
    Wang Hui
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (09)
  • [6] A 14-bit 100-MS/s 85.2-dB SFDR pipelined ADC without calibration
    赵南
    罗华
    魏琦
    杨华中
    Journal of Semiconductors, 2014, 35 (07) : 153 - 158
  • [7] A 14-bit 100-MS/s CMOS pipelined ADC featuring 83.5-dB SFDR
    赵南
    魏琦
    杨华中
    汪蕙
    Journal of Semiconductors, 2014, 35 (09) : 147 - 154
  • [8] A LOW POWER SAMPLE AND HOLD CIRCUIT FOR 16 BIT 100 MS/S PIPELINED ADC
    Yang Long
    Wang Zongmin
    Zhou Liang
    Feng Wenxiao
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [9] High precision voltage reference generator for 16-bit 100MS/s ADC
    Chen Z.
    Yu Z.
    Li X.
    Wei J.
    Huang S.
    Su X.
    1600, Science Press (44): : 127 - 132and180
  • [10] A 16-bit 250-MS/s IF Sampling Pipelined ADC With Background Calibration
    Ali, Ahmed M. A.
    Morgan, Andrew
    Dillon, Christopher
    Patterson, Greg
    Puckett, Scott
    Bhoraskar, Paritosh
    Dinc, Huseyin
    Hensley, Mike
    Stop, Russell
    Bardsley, Scott
    Lattimore, David
    Bray, Jeff
    Speir, Carroll
    Sneed, Robert
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2602 - 2612