A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS

被引:0
|
作者
卢宇潇 [1 ]
孙麓 [1 ]
李哲 [1 ]
周健军 [1 ]
机构
[1] Centre for Analog/Radio Frequency Integrated Circuits (CARFIC), Shanghai Jiao Tong University
关键词
SAR ADC; asynchronous clock; SAR logic; Bootstrapped switch;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
This paper demonstrates a single-channel 10-bit 160 MS/s successive-approximation-register(SAR)analog-to-digital converter(ADC) in 65 nm CMOS process with a 1.2 V supply voltage. To achieve high speed,a new window-opening logic based on the asynchronous SAR algorithm is proposed to minimize the logic delay,and a partial set-and-down DAC with binary redundancy bits is presented to reduce the dynamic comparator offset and accelerate the DAC settling. Besides, a new bootstrapped switch with a pre-charge phase is adopted in the track and hold circuits to increase speed and reduce area. The presented ADC achieves 52.9 dB signal-to-noise distortion ratio and 65 dB spurious-free dynamic range measured with a 30 MHz input signal at 160 MHz clock. The power consumption is 9.5 mW and a core die area of 250 200 m2is occupied.
引用
收藏
页码:142 / 149
页数:8
相关论文
共 50 条
  • [1] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [2] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [3] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [4] An 8-bit 500-MS/s asynchronous single-channel SAR ADC in 65 nm CMOS
    Zhang, Liang
    Li, Dengquan
    Zhu, Zhangming
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 83 (01) : 103 - 109
  • [5] An 8-bit 500-MS/s asynchronous single-channel SAR ADC in 65 nm CMOS
    Liang Zhang
    Dengquan Li
    Zhangming Zhu
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2015, 83 : 103 - 109
  • [6] Design of a Reference Voltage Buffer for a 10-bit 50 MS/s SAR ADC in 65 nm CMOS
    Harikumar, Prakash
    Wikner, J. Jacob
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 249 - 252
  • [7] A 500 MS/s 10-Bit Single-Channel SAR ADC with A Double-Rate Comparator
    Fan, Qingjun
    Zhang, Runxi
    Bikkina, Phaneendra
    Mikkola, Esko
    Chen, Jinghong
    IEEE 45TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC 2019), 2019, : 193 - +
  • [8] A 2.5-bit/cycle 10-bit 160-MS/s SAR ADC in 90-nm CMOS Process
    Lee, Chia-Hsin
    Hou, Chih-Huei
    Huang, Chun-Po
    Chang, Soon-Jyh
    Hsich, Yuan-Ta
    Juang, Ying-Zong
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [9] A 10-bit 200 kS/s 65 nm CMOS SAR ADC IP core
    Yang Y.-T.
    Tong X.-Y.
    Zhu Z.-M.
    Guan X.-G.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2010, 32 (12): : 2993 - 2998
  • [10] A 10 bit 90 MS/s SAR ADC in a 65 nm CMOS Technology
    Digel, Johannes
    Groezing, Markus
    Berroth, Manfred
    2016 IEEE 16TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2016, : 110 - 112