Design of a Reference Voltage Buffer for a 10-bit 50 MS/s SAR ADC in 65 nm CMOS

被引:0
|
作者
Harikumar, Prakash [1 ]
Wikner, J. Jacob [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a fast-settling reference voltage buffer (RVBuffer) which is used to buffer the high reference voltage in a 10-bit, 50 MS/s successive approximation register (SAR) ADC implemented in 65 nm CMOS. Though numerous publications on SAR ADCs have appeared in recent years, the role of RVBuffers in ensuring ADC performance, the associated design challenges and impact on power and FoM of the entire ADC have not been discussed in-depth. In this work, the speed limitation on precise settling of the digital-to-analog converter voltage (DAC) in a SAR ADC imposed by parasitic inductances of the bondwire and PCB trace is explained. The crucial design parameters for the reference voltage buffer in the context of the SAR ADC are derived. Post-layout simulation results for the RVBuffer are provided to verify settling-time, noise and PSRR performance. In post-layout simulation which includes the entire pad frame and associated parasitics, the SAR ADC achieves an ENOB of 9.25 bits at a supply voltage of 1.2 V, typical process corner and sampling frequency of 50 MS/s for near-Nyquist input. Excluding the reference voltage buffer, the ADC consumes 697 mu W and achieves an energy efficiency of 25 fJ/conversion-step while occupying a core area of 0.055 mm(2).
引用
收藏
页码:249 / 252
页数:4
相关论文
共 50 条
  • [1] A 10-bit 50 MS/s SAR ADC in 65 nm CMOS with on-chip reference voltage buffer
    Harikumar, Prakash
    Wikner, J. Jacob
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 28 - 38
  • [2] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [3] Design of a Reference Voltage Buffer for a 10-bit 1-MS/s SAR ADC
    Harikumar, Prakash
    Angelov, Pavel
    Hagglund, Robert
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 185 - 188
  • [4] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, (04) : 142 - 149
  • [5] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [6] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [7] Design of a low power 10-bit 12MS/s asynchronous SAR ADC in 65nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    2019 32ND SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2019), 2019,
  • [8] A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS
    Zhu, Yan
    Chan, Chi-Hang
    Chio, U-Fat
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    Maloberti, Franco
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1111 - 1121
  • [9] A 10-bit 160MS/s SAR ADC with Fast-Response Reference Voltage Buffer
    Xue, Jianfeng
    Ghaedrahmati, Hanie
    Jin, Jing
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1017 - 1019
  • [10] A 10-bit Reference Free Current Mode SAR ADC with 58.4 dB SFDR at 50 MS/s in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,