A Fast and Accurate Geometric Programming Technique for Analog Circuits Sizing

被引:0
|
作者
Sayed, Abdelrahman [1 ]
Mohieldin, Ahmed Nader [2 ]
Mahroos, Mohsen [2 ]
机构
[1] Si Vis, Cairo, Egypt
[2] Cairo Univ, Fac Engn, Elect & Elect Commun Dept, Giza, Egypt
关键词
analog circuits; design optimization; geometric programming; look-up table; data fitting; op-amp;
D O I
10.1109/icm48031.2019.9021474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a fast optimization technique for CMOS analog circuits sizing is presented. The technique is based on geometric programming (GP) optimization. Although GP sizing is a very fast method, it produces inaccurate optimal solution due to the lack of accurate MOSFET equations. The proposed technique generates accurate geometric programming (GP) compatible MOSFET equations. Generation of device equations has two phases; look-up table (LUT) generation phase and monomial data fitting phase. The first phase is completed once per technology model. The second phase is performed during the circuit optimization process. A two-stage op-amp is optimized to test the performance of the proposed technique. The simulation results show that the circuit performance achieved using the proposed technique is better than the circuit performance reported in literature, and that the optimal solution is found in less computation time.
引用
收藏
页码:316 / 319
页数:4
相关论文
共 50 条
  • [21] Fast and accurate parasitic capacitance models for layout-aware synthesis of analog circuits
    Agarwal, A
    Sampath, H
    Yelamanchili, V
    Vemuri, R
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 145 - 150
  • [22] A Generic Procedural Generator for Sizing of Analog Integrated Circuits
    Schweikardt, Matthias
    Uhlmann, Yannick
    Leber, Florian
    Scheible, Juergen
    Habal, Husni
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 17 - 20
  • [23] Sizing low-voltage CMOS analog circuits
    Jespers, P. G. A.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 752 - 755
  • [24] Performance-drivenWire Sizing for Analog Integrated Circuits
    Li, Yaguang
    Lin, Yishuang
    Madhusudan, Meghna
    Sharma, Arvind
    Sapatnekar, Sachin
    Harjani, Ramesh
    Hu, Jiang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (02)
  • [25] Symbolic sensitivity analysis in the sizing of analog integrated circuits
    Sanabria-Borbon, Adriana C.
    Tlelo-Cuautle, Esteban
    2013 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2013, : 440 - 444
  • [26] Automatic Circuit Sizing Technique for the Analog Circuits with Flexible TFTs Considering Process Variation and Bending Effects
    Chen, Yen-Lung
    Wu, Wan-Rong
    Lu, Guan-Ruei
    Liu, Chien-Nan Jimmy
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1458 - 1461
  • [27] GEOMETRIC PROGRAMMING - A NEW MATHEMATICAL PROGRAMMING TECHNIQUE
    FEDEROWICZ, AJ
    TRANSACTIONS OF THE AMERICAN NUCLEAR SOCIETY, 1968, 11 (01): : 176 - +
  • [28] Transistor Sizing and Gate Sizing Using Geometric Programming Considering Delay Minimization
    Posser, Gracieli
    Flach, Guilherme
    Wilke, Gustavo
    Reis, Ricardo
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 85 - 88
  • [29] Accurate estimation of parasitic capacitances in analog circuits
    Agarwal, A
    Sampath, H
    Yelamanchili, V
    Vemuri, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1364 - 1365
  • [30] Geometric Programming Formulation for Gate Sizing with Pipelining Constraints
    Naidu, Srinath R.
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 452 - 457