Symbolic sensitivity analysis in the sizing of analog integrated circuits

被引:0
|
作者
Sanabria-Borbon, Adriana C. [1 ]
Tlelo-Cuautle, Esteban [1 ]
机构
[1] INAOE, Dept Elect, Puebla, Mexico
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Sensitivity circuit analysis is useful for identifying tolerances of circuit elements to maintain circuit performance features under prescribed target specifications. In the case of integrated circuit (IC) sizing, it is helpful because an analog IC designer can know which elements should be more carefully designed. In this context, we present the application of a graph-based symbolic technique for deriving analytical expressions for differential gain, common-mode gain and then common-mode rejection ratio (CMRR) of operational transconductance amplifiers (OTAs). Afterwards, the sensitivity of each expression with respect to each transistor-parameter is symbolically obtained, and the expression is evaluated from an HSpice simulation. Finally, a comparison between the derived symbolic expressions and HSpice simulations is made to show that the circuit elements causing large sensitivities implies large performance variations.
引用
收藏
页码:440 / 444
页数:5
相关论文
共 50 条
  • [1] Symbolic analysis of analog integrated circuits
    Prince, CF
    Vasudevan, V
    [J]. ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 167 - 172
  • [2] Symbolic noise analysis in analog integrated circuits
    Sánchez-López, C
    Tlelo-Cuautle, E
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 245 - 248
  • [3] Graph-Based Symbolic Technique for Improving Sensitivity Analysis in Analog Integrated Circuits
    Tlelo, E.
    Rodriguez, S.
    [J]. IEEE LATIN AMERICA TRANSACTIONS, 2014, 12 (05) : 871 - 876
  • [4] Circuit simplification for the symbolic analysis of analog integrated circuits
    Daems, W
    Gielen, G
    Sansen, W
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (04) : 395 - 407
  • [5] Improving symbolic analysis in CMOS analog integrated circuits
    Aguila-Meza, J
    Torres-Papaqui, L
    Tlelo-Cuautle, E
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 193 - 196
  • [6] Hierarchical Exact Symbolic Analysis of Large Analog Integrated Circuits By Symbolic Stamps
    Xu, Hui
    Shi, Guoyong
    Li, Xiaopeng
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [7] Behavioral model generation for symbolic analysis of analog integrated circuits
    Sánchez-López, C
    Tlelo-Cuautle, E
    [J]. ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 327 - 330
  • [8] Evolutionary based simplified symbolic PSRR analysis of analog integrated circuits
    Mohammad Shokouhifar
    Ali Jalali
    [J]. Analog Integrated Circuits and Signal Processing, 2016, 86 : 189 - 205
  • [9] Symbolic Nodal Analysis of Analog Integrated Circuits Using Pathological Elements
    Tlelo-Cuautle, E.
    Sanchez-Lopez, C.
    Tan, Sheldon X. -D.
    [J]. 2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 161 - 164
  • [10] A unified approach to the approximate symbolic analysis of large analog integrated circuits
    Yu, QC
    Sechen, C
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1996, 43 (08): : 656 - 669