A Fast and Accurate Geometric Programming Technique for Analog Circuits Sizing

被引:0
|
作者
Sayed, Abdelrahman [1 ]
Mohieldin, Ahmed Nader [2 ]
Mahroos, Mohsen [2 ]
机构
[1] Si Vis, Cairo, Egypt
[2] Cairo Univ, Fac Engn, Elect & Elect Commun Dept, Giza, Egypt
关键词
analog circuits; design optimization; geometric programming; look-up table; data fitting; op-amp;
D O I
10.1109/icm48031.2019.9021474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a fast optimization technique for CMOS analog circuits sizing is presented. The technique is based on geometric programming (GP) optimization. Although GP sizing is a very fast method, it produces inaccurate optimal solution due to the lack of accurate MOSFET equations. The proposed technique generates accurate geometric programming (GP) compatible MOSFET equations. Generation of device equations has two phases; look-up table (LUT) generation phase and monomial data fitting phase. The first phase is completed once per technology model. The second phase is performed during the circuit optimization process. A two-stage op-amp is optimized to test the performance of the proposed technique. The simulation results show that the circuit performance achieved using the proposed technique is better than the circuit performance reported in literature, and that the optimal solution is found in less computation time.
引用
收藏
页码:316 / 319
页数:4
相关论文
共 50 条
  • [41] Fast fault simulation for nonlinear analog circuits
    Engin, N
    Kerkhoff, HG
    IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (02): : 40 - 47
  • [42] Accurate Estimation of Analog Test Metrics With Extreme Circuits
    Beznia, Kamel
    Bounceur, Ahcene
    Abdallah, Louay
    Huang, Ke
    Mir, Salvador
    Euler, Reinhardt
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 272 - 275
  • [43] CMOS analog circuit design via geometric programming
    Hershenson, MD
    PROCEEDINGS OF THE 2004 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 2004, : 3266 - 3271
  • [44] Gaining insights in analog design via geometric programming
    Soorapanth, Theerachet
    2007 INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES, VOLS 1-3, 2007, : 121 - 126
  • [45] Geometric Programming: Chaperoning the Optimization of Symmetric FinFET Circuits
    Goswami, Magnanil
    PROCEEDINGS OF THE EIGHTH INTERNATIONAL CONFERENCE ON SOFT COMPUTING AND PATTERN RECOGNITION (SOCPAR 2016), 2018, 614 : 193 - 202
  • [46] Fast and Accurate Evaluation of delay in CNFET Circuits
    Ali, Muhammad
    Ahmed, Mohammad
    Chrzanowska-Jeske, Malgorzata
    2016 IEEE 16TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2016, : 659 - 662
  • [47] Fast and Accurate Computation using Stochastic Circuits
    Alaghi, Armin
    Hayes, John P.
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [48] Constraint-Based Layout-Driven Sizing of Analog Circuits
    Habal, Husni
    Graeb, Helmut
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (08) : 1089 - 1102
  • [49] Power-Down Synthesis for Analog Circuits including Switch Sizing
    Zwerger, Michael
    Shrivastava, Gaurav
    Graeb, Hehnut
    2016 13TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2016,
  • [50] Enhancing Analog Yield Optimization for Variation-aware Circuits Sizing
    Lahiouel, Ons
    Zaki, Mohamed H.
    Tahar, Sofiene
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1273 - 1276