Performance-drivenWire Sizing for Analog Integrated Circuits

被引:0
|
作者
Li, Yaguang [1 ]
Lin, Yishuang [1 ]
Madhusudan, Meghna [2 ]
Sharma, Arvind [2 ]
Sapatnekar, Sachin [2 ]
Harjani, Ramesh [2 ]
Hu, Jiang [1 ]
机构
[1] Texas A&M Univ, Wisenbaker Engn Bldg 3128,188 Bizzell St, College Stn, TX 77843 USA
[2] Univ Minnesota, 4-174 Keller Hall,200 Union St SE, Minneapolis, MN 55455 USA
关键词
Machine learning; analog circuit design automation; wire sizing; OPTIMIZATION; GENERATION; ALGORITHM; DESIGN;
D O I
10.1145/3559542
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Analog IC performance has a strong dependence on interconnect RC parasitics, which are significantly affected by wire sizes in recent technologies, where minimum-width wires have high resistance. However, performance-driven wire sizing for analog ICs has received very little research attention. In order to fill this void, we develop several techniques to facilitate an end-to-end automatic wire sizing approach. They include a circuit performance model based on customized graph neural network (GNN) and two optimization techniques: one using Bayesian optimization accelerated by the GNN model, and the other based on TensorFlow training. Experimental results show that our technique can achieve 11% circuit performance improvement or 8.7x speedup compared to a conventional Bayesian optimization method.
引用
收藏
页数:23
相关论文
共 50 条
  • [1] A Generic Procedural Generator for Sizing of Analog Integrated Circuits
    Schweikardt, Matthias
    Uhlmann, Yannick
    Leber, Florian
    Scheible, Juergen
    Habal, Husni
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 17 - 20
  • [2] Symbolic sensitivity analysis in the sizing of analog integrated circuits
    Sanabria-Borbon, Adriana C.
    Tlelo-Cuautle, Esteban
    2013 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2013, : 440 - 444
  • [3] Simulation-based generation of posynomial performance models for the sizing of analog integrated circuits
    Daems, W
    Gielen, G
    Sansen, W
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (05) : 517 - 534
  • [4] Massively Multi-Topology Sizing of Analog Integrated Circuits
    Palmers, Pieter
    McConnaghy, Trent
    Steyaert, Michiel
    Gielen, Georges
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 706 - 711
  • [5] Sizing Analog Integrated Circuits by Combining gm/ID Technique and Evolutionary Algorithms
    Carolina Sanabria-Borbon, Adriana
    Tlelo-Cuautle, Esteban
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 234 - 237
  • [6] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [7] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [8] Sizing Analog Integrated Circuits by Current-Branches-Bias Assignments with Heuristics
    Guerra-Gomez, I.
    Tlelo-Cuautle, E.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2013, 19 (10) : 81 - 86
  • [9] Influence of the operating regimes of MOS transistors on the sizing and optimization of CMOS analog integrated Circuits
    Lberni, Abdelaziz
    Sallem, Amin
    Marktani, Malika Alami
    Masmoudi, Nouri
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 143
  • [10] Efficient parasitic-aware hybrid sizing methodology for analog and RF integrated circuits
    Liao, Tuotian
    Zhang, Lihong
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 301 - 313