Performance-drivenWire Sizing for Analog Integrated Circuits

被引:0
|
作者
Li, Yaguang [1 ]
Lin, Yishuang [1 ]
Madhusudan, Meghna [2 ]
Sharma, Arvind [2 ]
Sapatnekar, Sachin [2 ]
Harjani, Ramesh [2 ]
Hu, Jiang [1 ]
机构
[1] Texas A&M Univ, Wisenbaker Engn Bldg 3128,188 Bizzell St, College Stn, TX 77843 USA
[2] Univ Minnesota, 4-174 Keller Hall,200 Union St SE, Minneapolis, MN 55455 USA
关键词
Machine learning; analog circuit design automation; wire sizing; OPTIMIZATION; GENERATION; ALGORITHM; DESIGN;
D O I
10.1145/3559542
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Analog IC performance has a strong dependence on interconnect RC parasitics, which are significantly affected by wire sizes in recent technologies, where minimum-width wires have high resistance. However, performance-driven wire sizing for analog ICs has received very little research attention. In order to fill this void, we develop several techniques to facilitate an end-to-end automatic wire sizing approach. They include a circuit performance model based on customized graph neural network (GNN) and two optimization techniques: one using Bayesian optimization accelerated by the GNN model, and the other based on TensorFlow training. Experimental results show that our technique can achieve 11% circuit performance improvement or 8.7x speedup compared to a conventional Bayesian optimization method.
引用
收藏
页数:23
相关论文
共 50 条
  • [21] Integrated Hierarchical Synthesis of Analog/RF Circuits with Accurate Performance Mapping
    Meng, Kuo-Hsuan
    Pan, Po-Cheng
    Chen, Hung-Ming
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 777 - 784
  • [22] Deep Learning-Based Performance Testing for Analog Integrated Circuits
    Cao, Jiawei
    Guo, Chongtao
    Wang, Houjun
    Wang, Zhigang
    Li, Hao
    Li, Geoffrey Ye
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024,
  • [23] Impact of gate leakage on the performance of analog integrated circuits - A simulation study
    Hariharan, K
    Krishnan, S
    Gopinath, V
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 465 - 471
  • [24] A PERFORMANCE-DRIVEN PLACEMENT TOOL FOR ANALOG INTEGRATED-CIRCUITS
    LAMPAERT, K
    GIELEN, G
    SANSEN, WM
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) : 773 - 780
  • [25] High-performance analog signal processing with photonic integrated circuits
    Morichetti, Francesco
    LIGHT-SCIENCE & APPLICATIONS, 2025, 14 (01)
  • [26] Sizing and Layout Integrated Optimizer for 28nm Analog Circuits Using Digital PnR Tools
    Stas, Francois
    de Streel, Guerric
    Bol, David
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [27] An LDE-Aware gm/ID-Based Hybrid Sizing Method for Analog Integrated Circuits
    Liao, Tuotian
    Zhang, Lihong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (08) : 1511 - 1524
  • [28] Challenges in RF analog integrated circuits
    Shi, BX
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 800 - 805
  • [29] 0.5 V analog integrated circuits
    Kinget, P
    Chatterjee, S
    Tsividis, Y
    ANALOG CIRCUIT DESIGN: RF CIRCUITS: WIDE BAND, FRONT-ENDS,DAC'S, DESIGN METHODOLOGY AND VERIFICATION FOR RF AND MIXED-SIGNAL SYSTEMS, LOW POWER AND LOW VOLTAGE, 2006, : 329 - +
  • [30] ANALOG TRANSISTOR SIMULATING INTEGRATED CIRCUITS
    REIN, HM
    BRUCHMANN, H
    INTERNATIONALE ELEKTRONISCHE RUNDSCHAU, 1971, 25 (09): : 227 - +