A Generic Procedural Generator for Sizing of Analog Integrated Circuits

被引:0
|
作者
Schweikardt, Matthias [1 ]
Uhlmann, Yannick [1 ]
Leber, Florian [1 ]
Scheible, Juergen [1 ]
Habal, Husni [2 ]
机构
[1] Reutlingen Univ, D-72762 Reutlingen, Germany
[2] Infineon Technol AG, D-85579 Neubiberg, Germany
关键词
procedure; generator; expert design plan; electronic design automation; smart power ic; miller operational amplifier;
D O I
10.1109/prime.2019.8787743
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we address the novel EDP (Expert Design Plan) principle for procedural design automation of analog integrated circuits, which captures the knowledge-based design strategy of human circuit designers in an executable script, making it reusable. We present the EDP Player, which enables the creation and execution of EDPs for arbitrary circuits in the Cadence (R) Virtuoso (R) Design Environment. The tool provides a generic version of an instruction set, called EDPL (EDP-Language), enabling emulation of a typical manual analog sizing flow. To automate the design of a Miller Operational Amplifier and to create variants of a Smart Power IC, several EDPs were implemented using this tool. Employing these EDPs leads to a strong reduction of design time without compromising design quality or reliability.
引用
收藏
页码:17 / 20
页数:4
相关论文
共 50 条
  • [1] Performance-drivenWire Sizing for Analog Integrated Circuits
    Li, Yaguang
    Lin, Yishuang
    Madhusudan, Meghna
    Sharma, Arvind
    Sapatnekar, Sachin
    Harjani, Ramesh
    Hu, Jiang
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (02)
  • [2] Symbolic sensitivity analysis in the sizing of analog integrated circuits
    Sanabria-Borbon, Adriana C.
    Tlelo-Cuautle, Esteban
    2013 10TH INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING, COMPUTING SCIENCE AND AUTOMATIC CONTROL (CCE), 2013, : 440 - 444
  • [3] Massively Multi-Topology Sizing of Analog Integrated Circuits
    Palmers, Pieter
    McConnaghy, Trent
    Steyaert, Michiel
    Gielen, Georges
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 706 - 711
  • [4] Sizing Analog Integrated Circuits by Combining gm/ID Technique and Evolutionary Algorithms
    Carolina Sanabria-Borbon, Adriana
    Tlelo-Cuautle, Esteban
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 234 - 237
  • [5] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [6] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [7] Sizing Analog Integrated Circuits by Current-Branches-Bias Assignments with Heuristics
    Guerra-Gomez, I.
    Tlelo-Cuautle, E.
    ELEKTRONIKA IR ELEKTROTECHNIKA, 2013, 19 (10) : 81 - 86
  • [8] A Generic Topology Selection Method for Analog Circuits with Embedded Circuit Sizing Demonstrated on the OTA Example
    Gerlach, Andreas
    Scheible, Juergen
    Rosahl, Thoralf
    Eitrich, Frank-Thomas
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 898 - 901
  • [9] Influence of the operating regimes of MOS transistors on the sizing and optimization of CMOS analog integrated Circuits
    Lberni, Abdelaziz
    Sallem, Amin
    Marktani, Malika Alami
    Masmoudi, Nouri
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 143
  • [10] Efficient parasitic-aware hybrid sizing methodology for analog and RF integrated circuits
    Liao, Tuotian
    Zhang, Lihong
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 301 - 313