Loop Latency Reduction Technique for All-Digital Clock and Data Recovery Circuits

被引:7
|
作者
Chen, I-Fong [1 ]
Yang, Rong-Jyi [2 ]
Liu, Shen-Iuan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Dept Elect Engn, Taipei 10607, Taiwan
[2] Natl Taiwan Univ Sci & Technol, Dept Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/ASSCC.2009.5357247
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an all-digital implemented clock and data recovery circuit. To alleviate the instability contributed by the large latency of digital loop filter, the architecture of two integral paths is proposed in this work. The loop latency from the digital loop filter can be removing by introducing a high speed pre-accumulator cascaded by a low speed accumulator. It increases the phase margin and also improves the loop stability. A smaller proportional gain for the digital loop filter can be chosen without sacrificing the stability. Hence the jitter performance can be improved. The experimental chip occupies a chip area of 0.432mm2 in standard 0.18 square m CMOS technology. It consumes 23.4mW from a 1.8V supply and achieves a peak-to-peak jitter of 0.064 unit interval while operating at the bit rate of 1.25Gb/s.
引用
收藏
页码:309 / 312
页数:4
相关论文
共 50 条
  • [1] All-digital phase locked loop for clock recovery
    Wei, H
    Cheng, T
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 395 - 398
  • [2] An all-digital semi-blind clock and data recovery system
    Abdallah, Mina
    Eladawy, Ahmed
    Mohieldin, Ahmed
    MICROELECTRONICS JOURNAL, 2015, 46 (04) : 273 - 284
  • [3] Efficient simulation of jitter tolerance for all-digital data recovery circuits
    Ahmed, S. I.
    Kwasniewski, Tad A.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 868 - 871
  • [4] An all-digital phase-locked loop (ADPLL)-based clock recovery circuit
    Hsu, TY
    Shieh, BJ
    Lee, CY
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1063 - 1073
  • [5] Novel universal all-digital clock smoothness technique
    Qin, Xiao-Yi
    Wang, Han-Sheng
    Zeng, Lie-Guang
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2001, 29 (09): : 1276 - 1279
  • [6] An all-digital clock recovery and data retiming circuitry for high speed NRZ data communications
    Elrabaa, MES
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1170 - 1176
  • [7] The all-digital loop
    Verpooten, L
    Vos, E
    BROADBAND ACCESS AND NETWORK MANAGEMENT - NOC '98, 1998, : 110 - 118
  • [8] A quad 3.125Gbps transceiver cell with all-digital data recovery circuits
    Lee, BJ
    Hwang, MS
    Kim, J
    Jeong, DK
    Kim, W
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 384 - 387
  • [9] A Baseband All-Digital Clock and Data Recovery Circuit with A Limited Range Binary Search FSM
    Li, Jia-ken
    Lin, Hung-Wen
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [10] An All-Digital Jitter Tolerance Measurement Technique for CDR Circuits
    Huang, Yi-Chieh
    Wang, Ping-Ying
    Liu, Shen-Iuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 148 - 152