An all-digital semi-blind clock and data recovery system

被引:0
|
作者
Abdallah, Mina [1 ]
Eladawy, Ahmed [1 ]
Mohieldin, Ahmed [1 ]
机构
[1] Cairo Univ, Elect & Elect Engn Dept, Giza 12613, Egypt
关键词
CDR; ADPLL; OC-192; Jitter; JITTER;
D O I
10.1016/j.mejo.2015.01.006
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digitally intensive semi-blind clock and data recovery (SBCDR) system. The paper covers the theory, analysis, and system level simulation of this SBCDR. The proposed CDR is tailored to target the optical network standard OC-192. The SBCDR can provide the required jitter tolerance (JTo), and still provide enough jitter filtering to achieve the jitter transfer (JTr) requirements. Also, the recovered clock achieves a low jitter generation (JG) of 0.01 UIrms and 0.0064 UIrms for both the wide-band and high-band jitter filters defined by the standard. The proposed SBCDR provides two advantages over typical SBCDRs and PLL-based CRDs that target OC-192. First, the digitally intensive nature provides a scalable and process tolerant design. Second, the architecture provides a CDR that can pass all three jitter performance metrics, without the aid of an external clean-up phase locked loop (PLL) or a high performance clock multiplication unit (CMU) typically required by OC-192 transceivers. By utilizing a circular representation for the phase calculation in the over-sampling clock and data recovery (OSCDR), extensive pipe-lining in the implementation and higher data rate tolerance can be achieved. The simulation results of the proposed SBCRD agree closely with theoretical results. (C) 2015 Elsevier Ltd. All rights reserved.
引用
下载
收藏
页码:273 / 284
页数:12
相关论文
共 50 条
  • [1] All-digital phase locked loop for clock recovery
    Wei, H
    Cheng, T
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 3, 2005, : 395 - 398
  • [2] Loop Latency Reduction Technique for All-Digital Clock and Data Recovery Circuits
    Chen, I-Fong
    Yang, Rong-Jyi
    Liu, Shen-Iuan
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 309 - 312
  • [3] An all-digital clock recovery and data retiming circuitry for high speed NRZ data communications
    Elrabaa, MES
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1170 - 1176
  • [4] Probabilistic Theory for Semi-Blind Oversampling Burst-Mode Clock and Data Recovery Circuits
    Shastri, Bhavin J.
    Plant, David V.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 161 - 164
  • [5] A Baseband All-Digital Clock and Data Recovery Circuit with A Limited Range Binary Search FSM
    Li, Jia-ken
    Lin, Hung-Wen
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [6] A 1.25Gbps All-Digital Clock and Data Recovery Circuit with Binary Frequency Acquisition
    Oulee, Chi-Shuang
    Yang, Rong-Jyi
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 680 - +
  • [7] A Fast-Locking All-Digital Clock and Data Recovery Circuit Using Successive Approximation
    AbdelRahman, Ahmed E.
    Ibrahim, Sameh A.
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 81 - 84
  • [8] All-digital clock and data recovery circuit for USB applications in 65 nm CMOS technology
    Salem, Sanaz
    Saneei, Mohsen
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 103 : 1 - 12
  • [9] An All-Digital Clock Recovery Architecture for the BRAN Hiperaccess Uplink Receiver
    Savazzi, Pietro
    Gamba, Paolo
    Callegari, Sergio
    2006 IEEE 63RD VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-6, 2006, : 2206 - +
  • [10] An all-digital PLL clock multiplier
    Olsson, T
    Nilsson, P
    2002 IEEE ASIA-PACIFIC CONFERENCE ON ASIC PROCEEDINGS, 2002, : 275 - 278