Online Testing of Clock Delay Faults in a Clock Network

被引:0
|
作者
Chu, Wei [1 ]
Huang, Shi-Yu [1 ]
机构
[1] Natl Tsing Hua Univ, Elect Engn Dept, Hsinchu, Taiwan
关键词
clock delay fault; pulse-vanishing test; delay test; flush test; tunable short-pulse generator;
D O I
10.1109/ITC-Asia.2019.00041
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Traditionally, it has been a difficult task to characterize the quality of a Clock Delay Fault (CDF). Here, a CDF is referred to a delay fault occurring in the clock network that causes an abnormal delay when a clock signal travels through it and thereby causing large-than-expected clock skews at the clock ports of some flip-flops. In a recent work [12], a modified flush test procedure taking short pulses as the test stimuli at selected clock cycles has been proven effective in characterizing a CDF. In this work, we extend this technique to support online Built-In Self-Test (BIST). We investigate two fault detection strategies, namely, valid-range criterion, and valid-span criterion, and we compare their fault detection abilities in terms of the minimum detectable CDF. With the proposed BIST scheme, the health condition of the clock network in a device operating in the field can be inspected on a regular basis so as to take precautions before the clock network breaks down due to deteriorating fault effects.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [21] A balanced clock network design algorithm for clock delay, skew, and power optimization with slew rate constraint
    Sulaiman, MS
    2002 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2002, : 62 - 66
  • [22] Implementation of Clock Network Based on Clock Mesh
    Xin, He
    Xu, Huang
    Li Yujing
    PROCEEDINGS OF THE 4TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND MANAGEMENT INNOVATION, 2015, 28 : 739 - 744
  • [23] Estimation and removal of clock skew from network delay measurements
    Moon, SB
    Skelly, P
    Towsley, D
    IEEE INFOCOM '99 - THE CONFERENCE ON COMPUTER COMMUNICATIONS, VOLS 1-3, PROCEEDINGS: THE FUTURE IS NOW, 1999, : 227 - 234
  • [24] Estimation and removal of clock skew from network delay measurements
    Moon, Sue B.
    Skelly, Paul
    Towsley, Don
    Proceedings - IEEE INFOCOM, 1999, 1 : 227 - 234
  • [25] A fast delay analysis algorithm for the hybrid structured clock network
    Zou, Y
    Cai, YC
    Zhou, Q
    Hong, XL
    Tan, SXD
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 344 - 349
  • [26] On-chip clock faults' detector
    Metra, C
    Favalli, M
    Di Francescantonio, S
    Riccò, B
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 555 - 564
  • [27] On-Chip Clock Faults' Detector
    C. Metra
    M. Favalli
    S. Di Francescantonio
    B. Riccò
    Journal of Electronic Testing, 2002, 18 : 555 - 564
  • [28] Detection and Identification of Faults in Clock Ensembles
    Trainotti, Christian
    Giorgi, Gabriele
    Furthner, Johann
    PROCEEDINGS OF THE 32ND INTERNATIONAL TECHNICAL MEETING OF THE SATELLITE DIVISION OF THE INSTITUTE OF NAVIGATION (ION GNSS+ 2019), 2019, : 3342 - 3358
  • [29] Implications of clock distribution faults and issues with screening them during manufacturing testing
    Metra, C
    Di Francescantonio, S
    Mak, TM
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (05) : 531 - 546
  • [30] Diagnose Compound Hold Time Faults Caused by Spot Delay Defects at Clock Tree
    Huang, Yu
    Cheng, Wu-Tung
    Tai, Ting-Pu
    Lai, Liyang
    Guo, Ruifeng
    Kuo, Feng-Ming
    Chen, Yuan-Shih
    ISTFA 2011: CONFERENCE PROCEEDINGS FROM THE 37TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2011, : 103 - 111