Online Testing of Clock Delay Faults in a Clock Network

被引:0
|
作者
Chu, Wei [1 ]
Huang, Shi-Yu [1 ]
机构
[1] Natl Tsing Hua Univ, Elect Engn Dept, Hsinchu, Taiwan
关键词
clock delay fault; pulse-vanishing test; delay test; flush test; tunable short-pulse generator;
D O I
10.1109/ITC-Asia.2019.00041
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Traditionally, it has been a difficult task to characterize the quality of a Clock Delay Fault (CDF). Here, a CDF is referred to a delay fault occurring in the clock network that causes an abnormal delay when a clock signal travels through it and thereby causing large-than-expected clock skews at the clock ports of some flip-flops. In a recent work [12], a modified flush test procedure taking short pulses as the test stimuli at selected clock cycles has been proven effective in characterizing a CDF. In this work, we extend this technique to support online Built-In Self-Test (BIST). We investigate two fault detection strategies, namely, valid-range criterion, and valid-span criterion, and we compare their fault detection abilities in terms of the minimum detectable CDF. With the proposed BIST scheme, the health condition of the clock network in a device operating in the field can be inspected on a regular basis so as to take precautions before the clock network breaks down due to deteriorating fault effects.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [41] A Scan Cell Architecture for Inter-Clock At-Speed Delay Testing
    Cho, Kyoung Youn
    Srinivasan, Rajagopalan
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 213 - 218
  • [42] Testing Clock Distribution Networks
    Wang, Sying-Jyan
    Chen, Hsiang-Hsueh
    Lien, Chin-Hung
    Li, Katherine Shu-Min
    2017 IEEE 26TH ASIAN TEST SYMPOSIUM (ATS), 2017, : 158 - 163
  • [43] Delay line implements clock doubler
    Li, Y
    EDN, 1996, 41 (15) : 102 - 102
  • [44] Statistical delay guarantee of virtual clock
    Goyal, P
    Vin, HM
    19TH IEEE REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 1998, : 450 - 459
  • [45] Delay guarantee of virtual clock server
    Xie, GG
    Lam, SS
    IEEE-ACM TRANSACTIONS ON NETWORKING, 1995, 3 (06) : 683 - 689
  • [46] Delay modeling of CMOS clock drivers
    Kayssi, AI
    ELECTRICAL ENGINEERING, 2003, 85 (05) : 247 - 253
  • [47] Functional delay clock fault models
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    INFORMATION TECHNOLOGY AND CONTROL, 2008, 37 (01): : 12 - 18
  • [48] Single Test Clock with Programmable Clock Enable Constraints for Multi-Clock Domain SoC ATPG Testing
    Ang, Chin Hai
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 195 - 200
  • [49] An Algorithm for Synchronizing a Clock When the Data Are Received Over a Network With an Unstable Delay
    Levine, Judah
    IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2016, 63 (04) : 561 - 570
  • [50] Two-dimensional clock synchronization algorithm for vehicular delay tolerant network
    Zhao, Zhong-Hua
    Huang, Fu-Wei
    Liu, Yan
    Sun, Li-Min
    Ruan Jian Xue Bao/Journal of Software, 2011, 22 (SUPPL. 1): : 51 - 61