Online Testing of Clock Delay Faults in a Clock Network

被引:0
|
作者
Chu, Wei [1 ]
Huang, Shi-Yu [1 ]
机构
[1] Natl Tsing Hua Univ, Elect Engn Dept, Hsinchu, Taiwan
关键词
clock delay fault; pulse-vanishing test; delay test; flush test; tunable short-pulse generator;
D O I
10.1109/ITC-Asia.2019.00041
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Traditionally, it has been a difficult task to characterize the quality of a Clock Delay Fault (CDF). Here, a CDF is referred to a delay fault occurring in the clock network that causes an abnormal delay when a clock signal travels through it and thereby causing large-than-expected clock skews at the clock ports of some flip-flops. In a recent work [12], a modified flush test procedure taking short pulses as the test stimuli at selected clock cycles has been proven effective in characterizing a CDF. In this work, we extend this technique to support online Built-In Self-Test (BIST). We investigate two fault detection strategies, namely, valid-range criterion, and valid-span criterion, and we compare their fault detection abilities in terms of the minimum detectable CDF. With the proposed BIST scheme, the health condition of the clock network in a device operating in the field can be inspected on a regular basis so as to take precautions before the clock network breaks down due to deteriorating fault effects.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [31] Clock skew analysis in optical clock distribution network
    Tosik, Grzegorz
    Abramowicz, Filip
    Lisik, Zbigniew
    Gaffiot, Frederic
    2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 422 - +
  • [32] Managing Clock Skews in Clock Trees with Local Clock Skew Requirements Using Adjustable Delay Buffers
    Joo, Deokjin
    Kim, Taewhan
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 137 - 138
  • [33] Online Incremental Clock Synchronization
    Masoume Jabbarifar
    Michel Dagenais
    Alireza Shameli-Sendi
    Journal of Network and Systems Management, 2015, 23 : 1034 - 1066
  • [34] Online Incremental Clock Synchronization
    Jabbarifar, Masoume
    Dagenais, Michel
    Shameli-Sendi, Alireza
    JOURNAL OF NETWORK AND SYSTEMS MANAGEMENT, 2015, 23 (04) : 1034 - 1066
  • [35] Clock network in Drosophila
    Hermann-Luibl, Christiane
    Helfrich-Foerster, Charlotte
    CURRENT OPINION IN INSECT SCIENCE, 2015, 7 : 65 - 70
  • [36] NETWORK CLOCK SYNCHRONIZATION
    METZ, R
    REIBLE, EL
    WINCHELL, DF
    BELL SYSTEM TECHNICAL JOURNAL, 1981, 60 (06): : 1109 - 1129
  • [37] A methodology for optimum delay, skew, and power performances in an FPGA clock network
    Sulaiman, Mohd S.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2006, 36 (02): : 85 - 90
  • [38] Integrated Circuit Fault Prognostics Based on the Delay Characteristics of the Clock Network
    Ye, Lin
    Lu, Yudong
    Wang, Xin
    Huang, Yun
    He, Chunhua
    Hou, Bo
    2016 INTERNATIONAL CONFERENCE ON SYSTEM RELIABILITY AND SCIENCE (ICSRS 2016), 2016, : 22 - 27
  • [39] A CLOCK IS A CLOCK IS A CLOCK
    不详
    SCIENCE NEWS, 1983, 124 (22) : 346 - 346
  • [40] Test Generation for Delay Faults on Clock Lines under Launch-on-Capture Test Environment
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (06): : 1323 - 1331