Online Testing of Clock Delay Faults in a Clock Network

被引:0
|
作者
Chu, Wei [1 ]
Huang, Shi-Yu [1 ]
机构
[1] Natl Tsing Hua Univ, Elect Engn Dept, Hsinchu, Taiwan
关键词
clock delay fault; pulse-vanishing test; delay test; flush test; tunable short-pulse generator;
D O I
10.1109/ITC-Asia.2019.00041
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Traditionally, it has been a difficult task to characterize the quality of a Clock Delay Fault (CDF). Here, a CDF is referred to a delay fault occurring in the clock network that causes an abnormal delay when a clock signal travels through it and thereby causing large-than-expected clock skews at the clock ports of some flip-flops. In a recent work [12], a modified flush test procedure taking short pulses as the test stimuli at selected clock cycles has been proven effective in characterizing a CDF. In this work, we extend this technique to support online Built-In Self-Test (BIST). We investigate two fault detection strategies, namely, valid-range criterion, and valid-span criterion, and we compare their fault detection abilities in terms of the minimum detectable CDF. With the proposed BIST scheme, the health condition of the clock network in a device operating in the field can be inspected on a regular basis so as to take precautions before the clock network breaks down due to deteriorating fault effects.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [1] Testing of Small Delay Faults in a Clock Network
    Yang, Shao-Fu
    Huang, Shi-Yu
    Tsai, Kun-Han
    Cheng, Wu-Tung
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [2] Enhancement of Clock Delay Faults Testing
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 216 - 216
  • [3] Circuit and Methodology for Testing Small Delay Faults in the Clock Network
    Yang, Shao-Fu
    Wen, Zhi-Yuan
    Huang, Shi-Yu
    Tsai, Kun-Han
    Cheng, Wu-Tung
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 2087 - 2097
  • [4] Enhanced testing of clock faults
    McLaurin, Teresa L.
    Slobodnik, Richard
    Tsai, Kun-Han
    Keim, Ana
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 846 - +
  • [5] Diagnosis of Gate Delay Faults in the Presence of Clock Delay Faults
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 321 - 326
  • [6] On Detecting Transition Faults in the Presence of Clock Delay Faults
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 1 - 6
  • [7] Fault Simulation and Test Generation for Clock Delay Faults
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [8] Clock Faults Induced Min and Max Delay Violations
    D. Rossi
    M. Omaña
    J. M. Cazeaux
    C. Metra
    T. M. Mak
    Journal of Electronic Testing, 2014, 30 : 111 - 123
  • [9] Clock Faults Induced Min and Max Delay Violations
    Rossi, D.
    Omana, M.
    Cazeaux, J. M.
    Metra, C.
    Mak, T. M.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (01): : 111 - 123
  • [10] Path delay testing: Variable-clock versus rated-clock
    Majumder, S
    Agrawal, VD
    Bushnell, ML
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 470 - 475