Fault Simulation and Test Generation for Clock Delay Faults

被引:0
|
作者
Higami, Yoshinobu [1 ]
Takahashi, Hiroshi [1 ]
Kobayashi, Shin-ya [1 ]
Saluja, Kewal K. [2 ]
机构
[1] Ehime Univ, Grad Sch Sci & Engn, Matsuyama, Ehime 790, Japan
[2] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we investigate the effects of delay faults on clock lines under launch-on-capture test strategy. In this fault model we assume that scan-in and scan-out operations, being relatively slow, can perform correctly even in the presence of a fault. However, a flip-flop may fail to capture a value at correct timing during system clock operation, thus requiring the use of launch-on-capture test strategy to detect such a fault. In the paper, we first show simulation results providing a relation between the duration of the delay and difficulty of detecting such faults in the launch-on-capture test. Next, we propose test generation methods to detect such clock delay faults, and show some experimental results to establish the effectiveness of our methods.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Test Generation for Delay Faults on Clock Lines under Launch-on-Capture Test Environment
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (06): : 1323 - 1331
  • [2] A delay fault model for at-speed fault simulation and test generation
    Pomeranz, Irith
    Reddy, Sudhakar M.
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, ICCAD, 2006, : 257 - +
  • [3] A method of test generation for path delay faults using stuck-at fault test generation algorithms
    Ohtake, S
    Ohtani, K
    Fujiwara, H
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 310 - 315
  • [4] Propagation delay fault: A new fault model to test delay faults
    Lin, Xijiang
    Rajski, Janusz
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 178 - 183
  • [5] A PRACTICAL APPROACH TO FAULT SIMULATION AND TEST-GENERATION FOR BRIDGING FAULTS
    ABRAMOVICI, M
    MENON, PR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (07) : 658 - 663
  • [6] Test generation for global delay faults
    Luong, GM
    Walker, DMH
    [J]. INTERNATIONAL TEST CONFERENCE 1996, PROCEEDINGS, 1996, : 433 - 442
  • [7] Unspecified transition faults: A transition fault model for at-speed fault simulation and test generation
    Pomeranz, Trith
    Reddy, Sudhakar M.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (01) : 137 - 146
  • [8] FSimGEO: A test generation method for path delay fault test using fault simulation and genetic optimization
    Sun, YH
    Wu, QF
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 225 - 229
  • [9] A rated-clock test method for path delay faults
    Bose, S
    Agrawal, P
    Agrawal, VD
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (02) : 323 - 331
  • [10] PARALLEL PATTERN FAULT SIMULATION OF PATH DELAY FAULTS
    SCHULZ, MH
    FINK, F
    FUCHS, K
    [J]. 26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 357 - 363