A delay fault model for at-speed fault simulation and test generation

被引:0
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a transition fault model, which is easy to simulate under test sequences that are applied at-speed, and provides a target for the generation of at-speed test sequences. At-speed test application allows a circuit to be tested under its normal operation conditions. However, fault simulation and test generation for the existing fault models become significantly more complex due to the need to handle faulty signal-transitions that span multiple clock cycles. The proposed fault model alleviates this shortcoming by introducing unspecified values into the faulty circuit when fault effects may occur. Fault detection potentially occurs when an unspecified value reaches a primary output. Due to the uncertainty that an unspecified value propagated to a primary output will be different from the fault free value, an inherent requirement in this model is that a fault would be potentially detected multiple times in order to increase the likelihood of detection. Experimental results demonstrate that the model behaves as expected in terms of fault coverage and numbers of detections of target faults. A variation of an n-detection test generation procedure for stuck-at faults is used for generating test sequences under this model.
引用
收藏
页码:257 / +
页数:2
相关论文
共 50 条
  • [1] Unspecified transition faults: A transition fault model for at-speed fault simulation and test generation
    Pomeranz, Trith
    Reddy, Sudhakar M.
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, 27 (01) : 137 - 146
  • [2] Case Studies on Transition Fault Test Generation for At-Speed Scan Testing
    Zakaria, Nor Azura
    Bautista, Edward V., Jr.
    Jusoh, Suhaimi Bahisham
    Lee, Weng Fook
    Wen, Xiaoqing
    [J]. 2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 180 - 188
  • [3] Exact at-speed delay fault grading in sequential circuits
    Kumar, M. M. Vaseekar
    Tragoudas, S.
    Chakravarty, S.
    Jayabharathi, R.
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 51 - +
  • [4] Fault Simulation and Test Generation for Clock Delay Faults
    Higami, Yoshinobu
    Takahashi, Hiroshi
    Kobayashi, Shin-ya
    Saluja, Kewal K.
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [5] FSimGEO: A test generation method for path delay fault test using fault simulation and genetic optimization
    Sun, YH
    Wu, QF
    [J]. 14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 225 - 229
  • [6] Test Generation and Fault Simulation for Cell Fault Model using Stuck-at Fault Model based Test Tools
    M. Psarakis
    D. Gizopoulos
    A. Paschalis
    [J]. Journal of Electronic Testing, 1998, 13 : 315 - 319
  • [7] Test generation and fault simulation for cell fault model using stuck-at fault model based test tools
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (03): : 315 - 319
  • [8] At-Speed Path Delay Test
    Chakraborty, Swati
    Walker, D. M. H.
    [J]. 2015 IEEE 24TH NORTH ATLANTIC TEST WORKSHOP (NATW), 2015, : 39 - 42
  • [9] Path-delay fault diagnosis in non-scan sequential circuits with at-speed test application
    Pant, P
    Chatterjee, A
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 245 - 252
  • [10] Propagation delay fault: A new fault model to test delay faults
    Lin, Xijiang
    Rajski, Janusz
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 178 - 183