Path-delay fault diagnosis in non-scan sequential circuits with at-speed test application

被引:0
|
作者
Pant, P [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
A new methodology is developed in this paper for identifying possible path delay faults through at-speed resting of sequential non-scan circuits. In the past, different techniques have been proposed for diagnosing delay faults in sequential circuits through variable clock control techniques. These techniques are, however not readily applicable to commercial high-performance ICs. We propose new techniques based on critical-path tracing which can be used to locate slow paths in sequential circuits. Strategies have been developed to improve the diagnostic resolution, which involve deducing internal state values from the observed circuit outputs and the detection of fault-free circuit paths. Results of experiments on the ISCAS89 sequential benchmark suite are finally discussed.
引用
收藏
页码:245 / 252
页数:8
相关论文
共 50 条
  • [1] GENERATING FUNCTIONAL DELAY FAULT TESTS FOR NON-SCAN SEQUENTIAL CIRCUITS
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. INFORMATION TECHNOLOGY AND CONTROL, 2010, 39 (02): : 100 - 107
  • [2] On primitive fault test generation in non-scan sequential circuits
    Tekumalla, RC
    Menon, PR
    [J]. 1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 275 - 282
  • [3] On Delay Test Generation for Non-scan Sequential Circuits at Functional Level
    Bareisa, E.
    Jusas, V.
    Motiejunas, K.
    Seinauskas, R.
    [J]. ELEKTRONIKA IR ELEKTROTECHNIKA, 2011, (03) : 67 - 70
  • [4] Black Box Delay Fault Models for Non-scan Sequential Circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. COMPUTER SCIENCE AND INFORMATION SYSTEMS, 2018, 15 (01) : 237 - 256
  • [5] Functional fault models for non-scan sequential circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (12) : 2402 - 2411
  • [6] Design-for-Test Methodology for Non-Scan At-Speed Testing
    Banga, Mainak
    Rahagude, Nikhil
    Hsiao, Michael S.
    [J]. 2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 191 - 196
  • [7] TRANSITION FAULT TEST GENERATION FOR NON-SCAN SEQUENTIAL CIRCUITS AT FUNCTIONAL LEVEL
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. INFORMATION TECHNOLOGIES' 2010, 2010, : 246 - 253
  • [8] Exact at-speed delay fault grading in sequential circuits
    Kumar, M. M. Vaseekar
    Tragoudas, S.
    Chakravarty, S.
    Jayabharathi, R.
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 51 - +
  • [9] Delay-testable non-scan sequential circuits with clock suppression
    Tekumalla, R
    Menon, PR
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 137 - 140
  • [10] At-Speed Path Delay Test
    Chakraborty, Swati
    Walker, D. M. H.
    [J]. 2015 IEEE 24TH NORTH ATLANTIC TEST WORKSHOP (NATW), 2015, : 39 - 42