GENERATING FUNCTIONAL DELAY FAULT TESTS FOR NON-SCAN SEQUENTIAL CIRCUITS

被引:0
|
作者
Bareisa, Eduardas [1 ]
Jusas, Vacius [1 ]
Motiejunas, Liudas [2 ]
Seinauskas, Rimantas [1 ,3 ]
机构
[1] Kaunas Univ Technol, Software Engn Dept, LT-51368 Kaunas, Lithuania
[2] Kaunas Univ Technol, Multimedia Engn Dept, LT-51368 Kaunas, Lithuania
[3] Kaunas Univ Technol, Informat Technol Dev Inst, LT-51368 Kaunas, Lithuania
来源
INFORMATION TECHNOLOGY AND CONTROL | 2010年 / 39卷 / 02期
关键词
sequential non-scan circuit; transition fault test; iterative logic array; functional level; TRANSITION FAULTS; LEVEL; MODEL;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The paper presents two functional fault models that are devoted for functional delay test generation for non-scan synchronous sequential circuits These fault models form one joint functional fault model The non-scan sequential circuit is represented as the iterative logic array model consisting of k copies of the combinational logic of the circuit The value k defines the length of clock sequence The length of clock sequence is determined using the presented functional fault models The experimental results demonstrate the superiority of the delay test patterns generated at the functional level using the introduced functional fault models against the transition test patterns obtained at the gate level by deterministic test pattern generator. The functional delay test generation method especially is useful for the circuits, when the lone test sequences are needed in order to detect transition faults
引用
收藏
页码:100 / 107
页数:8
相关论文
共 50 条
  • [1] Functional fault models for non-scan sequential circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (12) : 2402 - 2411
  • [2] Black Box Delay Fault Models for Non-scan Sequential Circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. COMPUTER SCIENCE AND INFORMATION SYSTEMS, 2018, 15 (01) : 237 - 256
  • [3] On Delay Test Generation for Non-scan Sequential Circuits at Functional Level
    Bareisa, E.
    Jusas, V.
    Motiejunas, K.
    Seinauskas, R.
    [J]. ELEKTRONIKA IR ELEKTROTECHNIKA, 2011, (03) : 67 - 70
  • [4] TRANSITION FAULT TEST GENERATION FOR NON-SCAN SEQUENTIAL CIRCUITS AT FUNCTIONAL LEVEL
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. INFORMATION TECHNOLOGIES' 2010, 2010, : 246 - 253
  • [5] On primitive fault test generation in non-scan sequential circuits
    Tekumalla, RC
    Menon, PR
    [J]. 1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 275 - 282
  • [6] Delay-testable non-scan sequential circuits with clock suppression
    Tekumalla, R
    Menon, PR
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 137 - 140
  • [7] Path-delay fault diagnosis in non-scan sequential circuits with at-speed test application
    Pant, P
    Chatterjee, A
    [J]. INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 245 - 252
  • [8] An Efficient Fault Simulation Technique for Transition Faults in Non-Scan Sequential Circuits
    Bosio, A.
    Girard, P.
    Pravossoudovich, S.
    Bernardi, P.
    Reorda, M. Sonza
    [J]. PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 50 - +
  • [9] A Non-Scan Testable Design of Sequential Circuits by Improving Controllability
    Hideo Tamamoto
    [J]. 湖南大学学报(自然科学版), 2000, (S2) : 46 - 51
  • [10] A Non-Scan Testable Design of Sequential Circuits by Improving Controllability
    Hideo Tamamoto
    Hiroshi Yokoyama
    Koji Seki and Naoko Obara Department of Information Engineering
    Akita University
    Akita
    Japan
    [J]. 湖南大学学报(自然科学版)., 2000, (自然科学版) - 51