An Efficient Fault Simulation Technique for Transition Faults in Non-Scan Sequential Circuits

被引:5
|
作者
Bosio, A. [1 ]
Girard, P. [1 ]
Pravossoudovich, S. [1 ]
Bernardi, P. [2 ]
Reorda, M. Sonza [2 ]
机构
[1] Univ Montpellier 2, CNRS, LIRMM, Montpellier, France
[2] Polytecn Torino, Dipartimento Automat & Informat, Turin, Italy
关键词
Fault Simulation; Transition Fault Model; At-speed Test;
D O I
10.1109/DDECS.2009.5012098
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an efficient technique for transition delay fault coverage measurement in synchronous sequential circuits. The proposed strategy is based on a combination of multi-valued algebra simulation, critical path tracing and deductive fault simulation. The main advantages of the proposed approach are that it is highly computationally efficient with respect to state-of-the-art fault simulation techniques, and that it encompasses different delay sizes in one simulation pass without resorting to an improved transition fault model. Preliminary results on ITC'99 benchmarks show that the gain in terms of CPU time is up to one order of magnitude compared to previous existing techniques.
引用
收藏
页码:50 / +
页数:2
相关论文
共 50 条
  • [1] Functional fault models for non-scan sequential circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. MICROELECTRONICS RELIABILITY, 2011, 51 (12) : 2402 - 2411
  • [2] TRANSITION FAULT TEST GENERATION FOR NON-SCAN SEQUENTIAL CIRCUITS AT FUNCTIONAL LEVEL
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Seinauskas, Rimantas
    [J]. INFORMATION TECHNOLOGIES' 2010, 2010, : 246 - 253
  • [3] On primitive fault test generation in non-scan sequential circuits
    Tekumalla, RC
    Menon, PR
    [J]. 1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 275 - 282
  • [4] GENERATING FUNCTIONAL DELAY FAULT TESTS FOR NON-SCAN SEQUENTIAL CIRCUITS
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. INFORMATION TECHNOLOGY AND CONTROL, 2010, 39 (02): : 100 - 107
  • [5] Black Box Delay Fault Models for Non-scan Sequential Circuits
    Bareisa, Eduardas
    Jusas, Vacius
    Motiejunas, Kestutis
    Motiejunas, Liudas
    Seinauskas, Rimantas
    [J]. COMPUTER SCIENCE AND INFORMATION SYSTEMS, 2018, 15 (01) : 237 - 256
  • [6] A Non-Scan Testable Design of Sequential Circuits by Improving Controllability
    Hideo Tamamoto
    [J]. 湖南大学学报(自然科学版), 2000, (S2) : 46 - 51
  • [7] A Non-Scan Testable Design of Sequential Circuits by Improving Controllability
    Hideo Tamamoto
    Hiroshi Yokoyama
    Koji Seki and Naoko Obara Department of Information Engineering
    Akita University
    Akita
    Japan
    [J]. 湖南大学学报(自然科学版), 2000, (自然科学版) - 51
  • [8] Non-scan design for testability for synchronous sequential circuits based on fault-oriented conflict analysis
    Xiang, D
    Gu, S
    Fujiwara, H
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (11): : 2407 - 2417
  • [9] On Delay Test Generation for Non-scan Sequential Circuits at Functional Level
    Bareisa, E.
    Jusas, V.
    Motiejunas, K.
    Seinauskas, R.
    [J]. ELEKTRONIKA IR ELEKTROTECHNIKA, 2011, (03) : 67 - 70
  • [10] Delay-testable non-scan sequential circuits with clock suppression
    Tekumalla, R
    Menon, PR
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 137 - 140