A delay fault model for at-speed fault simulation and test generation

被引:0
|
作者
Pomeranz, Irith [1 ]
Reddy, Sudhakar M. [2 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
[2] Univ Iowa, Dept Elect & Comp Engn, Iowa City, IA 52242 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We describe a transition fault model, which is easy to simulate under test sequences that are applied at-speed, and provides a target for the generation of at-speed test sequences. At-speed test application allows a circuit to be tested under its normal operation conditions. However, fault simulation and test generation for the existing fault models become significantly more complex due to the need to handle faulty signal-transitions that span multiple clock cycles. The proposed fault model alleviates this shortcoming by introducing unspecified values into the faulty circuit when fault effects may occur. Fault detection potentially occurs when an unspecified value reaches a primary output. Due to the uncertainty that an unspecified value propagated to a primary output will be different from the fault free value, an inherent requirement in this model is that a fault would be potentially detected multiple times in order to increase the likelihood of detection. Experimental results demonstrate that the model behaves as expected in terms of fault coverage and numbers of detections of target faults. A variation of an n-detection test generation procedure for stuck-at faults is used for generating test sequences under this model.
引用
收藏
页码:257 / +
页数:2
相关论文
共 50 条
  • [21] At-Speed Current Testing for Fault Diagnosis of Analogue Circuits
    Guo, Chaoyou
    Ouyang, Guangyao
    Li, Yanfei
    [J]. PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 7, 2010, : 326 - 328
  • [22] Reducibility of sequential test generation to combinational test generation for several delay fault models
    Iwagaki, T
    Ohtake, S
    Fujiwara, H
    [J]. ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, : 58 - 63
  • [23] On test set generation for efficient path delay fault diagnosis
    Tekumalla, Ramesh C.
    [J]. Proceedings of the IEEE VLSI Test Symposium, 2000, : 343 - 348
  • [24] A new test pattern generation method for delay fault testing
    Cremoux, S
    Fagot, C
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    [J]. 14TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1996, : 296 - 301
  • [25] MVP: Minimum-Violations Partitioning for Reducing Capture Power in At-Speed Delay-Fault Testing
    Chen, Zhen
    Chakrabarty, Krishnendu
    Xiang, Dong
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1762 - 1767
  • [26] An integrated tool for analog test generation and fault simulation
    Ozev, S
    Orailoglu, A
    [J]. PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 267 - 272
  • [27] On Accelerating Path Delay Fault Simulation of Long Test Sequences
    Huang, I-De
    Chang, Yi-Shing
    Natarajan, Suriyaprakash
    Sharma, Ramesh
    Gupta, Sandeep K.
    [J]. 2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 710 - +
  • [28] On Transition Fault Diagnosis Using Multicycle At-Speed Broadside Tests
    Pomeranz, Irith
    [J]. 2011 16TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2011, : 189 - 194
  • [29] THE TOTAL DELAY FAULT MODEL AND STATISTICAL DELAY FAULT COVERAGE
    PARK, ES
    MERCER, MR
    WILLIAMS, TW
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (06) : 688 - 698
  • [30] Power Supply Noise-Aware Scan Test Pattern Reshaping for At-Speed Delay Fault Testing of Monolithic 3D ICs
    Hung, Shao-Chun
    Lu, Yi-Chen
    Lim, Sung Kyu
    Chakrabarty, Krishnendu
    [J]. 2020 IEEE 29TH ASIAN TEST SYMPOSIUM (ATS), 2020, : 162 - 167