A Scan Cell Architecture for Inter-Clock At-Speed Delay Testing

被引:0
|
作者
Cho, Kyoung Youn [1 ]
Srinivasan, Rajagopalan [1 ]
机构
[1] NVIDIA, Santa Clara, CA 95050 USA
来源
2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS) | 2011年
关键词
design for testability (DFT); scan cell architecture; delay testing; at-speed testing; inter-clock logic; DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
At-speed delay testing is inevitable for improving the test quality of modern high-speed semiconductor chips. This paper presents a scan cell architecture for at-speed testing of delay faults in inter-clock logic. The technique utilizes commercially available ATPG tools for test pattern generation and internal PLL clocks for test pattern application. The hardware modification is contained within the scan cells and no additional global routing is required. Simulation results using three industrial designs demonstrate that the technique is effective in detecting delay faults in inter-clock logic.
引用
收藏
页码:213 / 218
页数:6
相关论文
共 50 条
  • [1] A novel and practical control scheme for inter-clock at-speed testing
    Furukawa, Hiroshi
    Wen, Xiaoqing
    Wang, Laung-Terng
    Sheu, Boryau
    Jiang, Zhigang
    Wu, Shianling
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 500 - +
  • [2] High speed asynchronous structures for inter-clock domain communication
    Chattopadhyay, A
    Zilic, Z
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 517 - 520
  • [3] A BIST architecture for at-speed dram testing
    Huang, S.-Y.
    Kwai, D.-M.
    Huang, C.
    Journal of the Chinese Institute of Electrical Engineering, Transactions of the Chinese Institute of Engineers, Series E/Chung KuoTien Chi Kung Chieng Hsueh K'an, 2001, 8 (04): : 387 - 394
  • [4] A new circuit for at-speed scan SoC testing
    林伟
    施文龙
    Journal of Semiconductors, 2013, (12) : 130 - 134
  • [5] The importance of at-speed scan testing: an industrial experience
    Baronti, F.
    Roncella, R.
    Saletti, R.
    D'Abramo, P.
    Di Piro, L.
    Fabian, H.
    Giardi, M.
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 672 - +
  • [6] A new circuit for at-speed scan SoC testing
    Lin Wei
    Shi Wenlong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (12)
  • [7] Experiences in deep sub-micron scan-based at-speed delay testing
    Lee, Jih-Nung
    Yeh, Ta-Chia
    Wu, Chi-Feng
    Hwang, Shih-Arn
    Lee, Chao-Cheng
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 18 - +
  • [8] A Clock-gating Based Capture Power Droop Reduction Methodology for At-Speed Scan Testing
    Yang, Bo
    Sanghani, Amit
    Sarangi, Shantanu
    Liu, Chunsheng
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 197 - 203
  • [9] High-frequency, at-speed scan testing
    Lin, XJ
    Press, R
    Rajski, J
    Reuter, P
    Rinderknecht, T
    Swanson, B
    Tamarapalli, N
    IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (05): : 17 - 25
  • [10] A new circuit for at-speed scan SoC testing
    林伟
    施文龙
    Journal of Semiconductors, 2013, 34 (12) : 130 - 134