A Scan Cell Architecture for Inter-Clock At-Speed Delay Testing

被引:0
|
作者
Cho, Kyoung Youn [1 ]
Srinivasan, Rajagopalan [1 ]
机构
[1] NVIDIA, Santa Clara, CA 95050 USA
来源
2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS) | 2011年
关键词
design for testability (DFT); scan cell architecture; delay testing; at-speed testing; inter-clock logic; DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
At-speed delay testing is inevitable for improving the test quality of modern high-speed semiconductor chips. This paper presents a scan cell architecture for at-speed testing of delay faults in inter-clock logic. The technique utilizes commercially available ATPG tools for test pattern generation and internal PLL clocks for test pattern application. The hardware modification is contained within the scan cells and no additional global routing is required. Simulation results using three industrial designs demonstrate that the technique is effective in detecting delay faults in inter-clock logic.
引用
收藏
页码:213 / 218
页数:6
相关论文
共 50 条
  • [21] A capture-safe test generation scheme for at-speed scan testing
    Wen, X.
    Miyase, K.
    Kajlhara, S.
    Furukawa, H.
    Yamato, Y.
    Takashima, A.
    Noda, K.
    Ito, H.
    Hatayama, K.
    Aikyo, T.
    Saluja, K. K.
    PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, : 55 - +
  • [22] Case Studies on Transition Fault Test Generation for At-Speed Scan Testing
    Zakaria, Nor Azura
    Bautista, Edward V., Jr.
    Jusoh, Suhaimi Bahisham
    Lee, Weng Fook
    Wen, Xiaoqing
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 180 - 188
  • [23] Design-for-Test Methodology for Non-Scan At-Speed Testing
    Banga, Mainak
    Rahagude, Nikhil
    Hsiao, Michael S.
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 191 - 196
  • [24] Delay testing with clock control: An alternative to enhanced scan
    Tekumalla, RC
    Menon, PR
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 454 - 462
  • [25] Complex Networks Clustering for Lower Power Scan Segmentation in At-Speed Testing
    Jiang, Zhou
    Luo, Guiming
    Shen, Kele
    IEICE TRANSACTIONS ON ELECTRONICS, 2016, E99C (09) : 1071 - 1079
  • [26] On the use of random limited-scan to improve at-speed random pattern testing of scan circuits
    Pomeranz, I
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (09) : 1068 - 1076
  • [27] On Guaranteeing Capture Safety in At-Speed Scan Testing With Broadcast-Scan-Based Test Compression
    Enokimoto, Kazunari
    Wen, Xiaoqing
    Miyase, Kohei
    Huang, Jiun-Lang
    Kajihara, Seiji
    Wang, Laung-Terng
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 279 - 284
  • [28] An automatic test pattern generator for at-speed robust path delay testing
    Hsu, YC
    Gupta, SK
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 88 - 95
  • [29] At-Speed Distributed Functional Testing to Detect Logic and Delay Faults in NoCs
    Kakoee, Mohammad Reza
    Bertacco, Valeria
    Benini, Luca
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (03) : 703 - 717
  • [30] The AB-Filling Methodology for Power-Aware At-Speed Scan Testing
    Chen, Tsung-Tang
    Wu, Po-Han
    Chen, Kung-Han
    Rau, Jiann-Chyi
    Tzeng, Shih-Ming
    INTERNATIONAL TEST CONFERENCE 2010, 2010,